# Advanced Engineered Substrates for the Integration of Lattice-Mismatched Materials with Silicon

by

#### David Michael Isaacson

B.S. in Materials Engineering (*Magma Cum Laude*) California Polytechnic State University, San Luis Obispo, 2000

> M.S. in Materials Science and Engineering University of California at Berkeley, 2002

Submitted to the Department of Materials Science and Engineering in Partial Fulfillment of the Requirements for the Degree of

Doctor of Philosophy in Electronic, Photonic, and Magnetic Materials

at the

## Massachusetts Institute of Technology

#### June 2006

#### © 2006 Massachusetts Institute of Technology All rights reserved.

| Signature of Author:                     | No and the second se |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                                          | Department of Materials Science and Engineering                                                                 |
|                                          | A                                                                                                               |
| Certified by:                            | y                                                                                                               |
|                                          | Eugene A. Fitzgerald                                                                                            |
| Merton C. Fle                            | mings-SMA Professor of Materials Science and Engineering                                                        |
|                                          | Thesis Supervisor                                                                                               |
|                                          | n n.                                                                                                            |
| Accepted by:                             |                                                                                                                 |
| · · · · · · · · · · · · · · · · · · ·    | Samuel M. Allen                                                                                                 |
| \$                                       | POSCO Professor of Physical Metallurgy                                                                          |
| MASSACHUSETTS INSTITUTE<br>OF TECHNOLOGY | Chair, Departmental Committee on Graduate Students                                                              |
| JUL 1 9 2006                             | ARCHIVES                                                                                                        |
| LIBRARIES                                |                                                                                                                 |

# Advanced Engineered Substrates for the Integration of Lattice-Mismatched Materials with Silicon

by

David Michael Isaacson

Submitted to the Department of Materials Science and Engineering on April 13, 2006 in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electronic, Photonic, and Magnetic Materials

#### ABSTRACT

The dramatic advances in Si/SiO<sub>2</sub>-based microelectronic processing witnessed over the past several decades can largely be attributed to relatively material-independent device scaling. However, with physical and economic limitations to the continued scaling of such devices appearing on the horizon, it is likely that near-term advances will come from the integration of novel and previously underrepresented materials. One of the most promising ways to enhance performance comes from the integration of judiciously chosen lattice-mismatched materials with Si. However, the integration of such structures typically poses significant technical challenges. The work contained in this thesis seeks to address several of these important issues, primarily through the use of relaxed, graded SiGe buffers on Si (i.e.  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si).

Several new phenomena in relaxed graded SiGe buffers are developed in this thesis. A rise in threading dislocation density was observed in high-Ge content relaxed graded SiGe layers grown at relatively high temperatures, which was attributed to dislocation nucleation. This observation is contrary to conventional graded buffer theory in which high growth temperatures are expected to result in reduced threading dislocation densities (TDDs). Additionally, a coupling effect between the effective strain and the growth rate was observed, as evidenced by increased TDD values at reduced growth rates. This observation is attributed to reduced growth rates allowing more time for the surface to evolve (i.e. roughen) during growth, thereby trapping mobile dislocations and necessitating the nucleation of additional dislocations to continue relaxing the structure.

Also detailed in this thesis is the creation of two novel CMOS-compatible platforms for high-power applications: strained-silicon on silicon (SSOS) and strained-silicon on silicon-germanium on silicon (SGOS). SSOS substrate has an epitaxially-defined, tensilely strained silicon ( $\epsilon$ -Si) layer directly on bulk silicon wafer without an intermediate SiGe or oxide layer. SSOS is a homochemical heterojunction, i.e. a heterojunction defined by strain state only and not by an

accompanying compositional change, and therefore in principle SSOS may ease metal-oxide-semiconductor (MOS)  $\epsilon$ -Si fabrication as SiGe is absent from the structure. SGOS has an epitaxially-defined SiGe layer between the strained silicon channel and the Si substrate, which is likely necessary to prevent excessive off-state leakage in MOS devices due to overlap of the source-drain contacts and the interfacial misfit array.

The thesis concludes with a study of utilizing buried  $\varepsilon$ -Si layers for improving the fabrication of SSOI substrate via the hydrogen induced layer exfoliation process. Previous work involving tensile ε-Si<sub>0.4</sub>Ge<sub>0.6</sub> layers in relaxed  $Ge/\nabla_x[Si_{1,x}Ge_x]/Si$  demonstrated that significant hydrogen gettering via the formation of strain-relieving platelets occurred within the tensile ε-Si<sub>0.4</sub>Ge<sub>0.6</sub> layers, leading to an overall increase in layer transfer efficiency for GOI substrate fabrication. Buried tensile  $\varepsilon$ -Si layers in relaxed Si<sub>1-x</sub>Ge<sub>x</sub> for SSOI fabrication, however, demonstrate markedly different hydrogen gettering behavior that is dependent on a combination of both the degree of tensile strain as well the amount of damage present in the adjacent Si<sub>1-x</sub>Ge<sub>x</sub> alloy. It was determined that a tensile strain level of approximately 1.6% in Si (corresponding to a Si<sub>0.6</sub>Ge<sub>0.4</sub>based donor structure) was needed to create sufficient engineered damage to overcome the implantation damage in the adjacent Si<sub>0.6</sub>Ge<sub>0.4</sub> layers and result in enhanced layer exfoliation. Lastly, an advanced Si<sub>0.6</sub>Ge<sub>0.4</sub>-based structure which incorporated ɛ-Si layers as transfer, hydrogen gettering, and etchstop layers was demonstrated. Such a structure may prove useful for the reuse of significant portions of the original SSOI donor structure, thereby potentially speeding commercial adoption of the SSOI platform.

Thesis Supervisor: Eugene A. Fitzgerald Title: Merton C. Flemings - SMA Professor of Materials Science and Engineering

# TABLE OF CONTENTS

| LIST OF FIGURES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| LIST OF TABLES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | . 18                                           |
| ACKNOWLEDGEMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 19                                           |
| CHAPTER 1: INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 22                                           |
| 1.1: MOORE'S FIRST LAW AND THE INEVITABLE END OF TRADITIONAL METAL-OXIDE-<br>SEMICONDUCTOR DEVICE SCALING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | . 23                                           |
| 1.2: MOORE'S SECOND LAW AND THE EMERGING NEED FOR INTEGRATING LATTICE-<br>MISMATCHED MATERIALS WITH SI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 24                                             |
| 1.3: SCOPE AND ORGANIZATION OF THESIS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 27                                             |
| CHAPTER 2: INTEGRATION OF LATTICE-MISMATCHED SEMICONDUCTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RS                                             |
| WITH SI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 31                                           |
| 2.1: INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . 31<br>32                                     |
| <ul><li>WITH SI</li><li>2.1: INTRODUCTION</li><li>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 31<br>32<br>. 32                             |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY.<br>2.3: RELAXED GRADED BUFFERS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 31<br>32<br>. 32<br>36                       |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\epsilon$ -Si <sub>1-y</sub> Ge <sub>y</sub> heterostructures on $\nabla_x$ [Si <sub>1-x</sub> Ge <sub>x</sub> ]/Si                                                                                                                                                                                                                                                                                                                                                                                               | . 31<br>32<br>. 32<br>36<br>39                 |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\epsilon$ -SI <sub>1-Y</sub> GE <sub>Y</sub> HETEROSTRUCTURES ON $\nabla_x$ [SI <sub>1-x</sub> GE <sub>x</sub> ]/SI<br>2.5: GAAS-BASED HETEROSTRUCTURES ON $\nabla_x$ [SI <sub>1-x</sub> GE <sub>x</sub> ]/SI                                                                                                                                                                                                                                                                                                     | . 31<br>32<br>. 32<br>36<br>39<br>. 41         |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\epsilon$ -Si <sub>1-Y</sub> GE <sub>Y</sub> HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.5: GAAs-BASED HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.6: CONCLUSION                                                                                                                                                                                                                                                                                  | . 31<br>32<br>32<br>36<br>39<br>41<br>44       |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\varepsilon$ -Si <sub>1-Y</sub> GE <sub>Y</sub> HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.5: GAAs-BASED HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.6: CONCLUSION<br>CHAPTER 3: GROWTH AND CHARACTERIZATION OF GAAs AND<br>$\varepsilon$ -Si <sub>1-Y</sub> GE <sub>Y</sub> ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si                                                                                                               | . 31<br>32<br>36<br>39<br>. 41<br>44           |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\epsilon$ -Si <sub>1-Y</sub> GE <sub>Y</sub> HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.5: GAAs-BASED HETEROSTRUCTURES ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>2.6: CONCLUSION<br>CHAPTER 3: GROWTH AND CHARACTERIZATION OF GAAS AND<br>$\epsilon$ -Si <sub>1-Y</sub> GE <sub>Y</sub> ON $\nabla_x$ [Si <sub>1-x</sub> GE <sub>x</sub> ]/Si<br>3.1: INTRODUCTION                                                                                                | . 31<br>32<br>36<br>39<br>41<br>44             |
| WITH SI<br>2.1: INTRODUCTION<br>2.2: FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY<br>2.3: RELAXED GRADED BUFFERS<br>2.4: $\epsilon$ -SI <sub>1-Y</sub> GE <sub>Y</sub> HETEROSTRUCTURES ON $\nabla_x$ [SI <sub>1-x</sub> GE <sub>x</sub> ]/SI<br>2.5: GAAS-BASED HETEROSTRUCTURES ON $\nabla_x$ [SI <sub>1-x</sub> GE <sub>x</sub> ]/SI<br>2.6: CONCLUSION<br>CHAPTER 3: GROWTH AND CHARACTERIZATION OF GAAS AND<br>$\epsilon$ -SI <sub>1-Y</sub> GE <sub>Y</sub> ON $\nabla_x$ [SI <sub>1-x</sub> GE <sub>x</sub> ]/SI<br>3.1: INTRODUCTION<br>3.2: ULTRA-HIGH VACUUM CHEMICAL VAPOR DEPOSITION OF SI <sub>1-x</sub> GE <sub>x</sub> ON SI | . 31<br>32<br>32<br>36<br>39<br>41<br>44<br>44 |

| 3.2.2: GROWTH OF RELAXED SIGE BUFFERS                                                                      | 48   |
|------------------------------------------------------------------------------------------------------------|------|
| 3.2.3: GROWTH OF $\epsilon$ -SIGE HETEROSTRUCTURES ON SIGE BUFFERS                                         | . 53 |
| 3.3: METAL-ORGANIC CHEMICAL VAPOR DEPOSITION OF GAAS ON $\nabla_x$ [SI <sub>1-x</sub> Ge <sub>x</sub> ]/SI | . 54 |
| 3.4: MATERIAL CHARACTERIZATION                                                                             | . 56 |
| 3.4.1: TRANSMISSION ELECTRON MICROSCOPY                                                                    | 56   |
| 3.4.2: ATOMIC FORCE MICROSCOPY                                                                             | 57   |
| 3.4.3: TRIPLE-AXIS X-RAY DIFFRACTION                                                                       | 58   |
| 3.4.4: NOMARSKI CONTRAST MICROSCOPY                                                                        | 60   |
| 3.4.5: ETCH-PIT DENSITY MEASUREMENTS                                                                       | . 60 |
| 3.4.6: RAMAN SPECTROSCOPY                                                                                  | 62   |
| 3.4.7: SECONDARY ION MASS SPECTROSCOPY                                                                     | 62   |
| 3.4.8: RUTHERFORD BACKSCATTERING SPECTROMETRY                                                              | 63   |
| 3.5: CONCLUSION                                                                                            | 63   |

# CHAPTER 4: DEVIATIONS FROM IDEAL NUCLEATION-LIMITED

| RELAXATION IN SIGE/SI                                                  | .65  |
|------------------------------------------------------------------------|------|
| 4.1: INTRODUCTION                                                      | .66  |
| 4.2: EXPERIMENTAL OVERVIEW                                             | . 68 |
| 4.3: DISLOCATION ESCALATION IN ISOTHERMALLY GROWN RELAXED SIGE BUFFERS | .71  |
| 4.4: ESCALATION IN TDD DUE TO LOCAL REDUCTION IN $\mathcal{E}_{eff}$   | . 77 |
| 4.5: CONCLUSION                                                        | 84   |

| CHAPTER 5: RELAXED SIGE BUFFER BONDING                        | 87 |
|---------------------------------------------------------------|----|
| 5.1: INTRODUCTION                                             | 88 |
| 5.2: BACKGROUND                                               | 88 |
| 5.2.1: WAFER BONDING                                          | 88 |
| 5.2.2: GENERAL LAYER SEPARATION TECHNIQUES                    | 91 |
| 5.3: THE RELAXED BUFFER BONDING PROCESS                       | 93 |
| 5.4: EXISTING CMOS PLATFORMS FROM RELAXED SIGE BUFFER BONDING | 95 |
| 5.5: CONCLUSION                                               | 96 |

| CHAPTER 6: NOVEL HIGH THERMAL CONDUCTIVITY CMOS PLATFORMS<br>BY RELAXED SIGE BUFFER BONDING | 3 |
|---------------------------------------------------------------------------------------------|---|
| 6.1: INTRODUCTION                                                                           | • |
| 6.2: THE SELF-HEATING EFFECT AND THE NEED FOR HIGH THERMAL CONDUCTIVITY<br>PLATFORMS        | ) |
| 6.3: FABRICATION AND CHARACTERIZATION OF SSOS AND SGOS                                      | 2 |
| 6.4: STRAINED SILICON-ON-SILICON                                                            | ; |
| 6.5: SILICON-GERMANIUM-ON-SILICON                                                           | } |
| 6.6: ULTRATHIN SILICON-GERMANIUM-ON-SILICON                                                 | } |
| 6.7: CONCLUSION                                                                             | ) |

# CHAPTER 7: Advanced Donor Structures for Strained-Silicon Layer Transfer

| 7.1: INTRODUCTION                                                                                                          | 124 |
|----------------------------------------------------------------------------------------------------------------------------|-----|
| 7.2: HYDROGEN GETTERING IN TENSILELY STRAINED LAYERS                                                                       | 124 |
| 7.3: BURIED STRAINED-SILICON ETCHSTOP LAYERS                                                                               | 128 |
| 7.4: Re-use of donor $\nabla_x[Si_{1-x}Ge_x]/Si$ wafers using strained-silicon for hydrogen gettering and etchstop layers. | 129 |
| 7.5: EXPERIMENTAL OVERVIEW                                                                                                 | 130 |
| 7.6: HYDROGEN REDISTRIBUTION AND PLATELET EVOLUTION IN H <sup>+</sup> -IMPLANTED STRAINED-SILICON LAYERS                   | 133 |
| 7.7: BLISTERING BEHAVIOR OF STRAINED-SILICON IN RELAXED SI1-xGEx                                                           | 141 |
| 7.8: PRELIMINARY RESULTS FOR DONOR STRUCTURE RE-USE                                                                        | 148 |
| 7.9: CONCLUSION                                                                                                            | 151 |

# CHAPTER 8: CONCLUSIONS AND SUGGESTIONS FOR FUTURE WORK .... 154

|                                  | 8.1: SUMMARY OF EXPERIMENTAL WORK                          |
|----------------------------------|------------------------------------------------------------|
| DN-LIMITED RELAXATION IN HIGH-GE | 8.1.1: DEVIATIONS FROM IDEAL NU<br>CONTENT RELAXED SIGE BU |
| ERMANIUM ON SILICON SUBSTRATE    | 8.1.2: STRAINED-SI ON SI AND SILI<br>DEVELOPMENT           |

| 8.1.3: ADVANCED DONOR STRUCTURES FOR SSOI AND SSOS SUBSTRATE<br>FABRICATION  | 157        |
|------------------------------------------------------------------------------|------------|
| 8.2: SUGGESTIONS FOR FUTURE WORK                                             | 157        |
| 8.2.1: GECL <sub>4</sub> FOR REDUCED GAS-PHASE NUCLEATION                    | 157        |
| 8.2.2: PATTERNED HANDLE WAFERS FOR IMPROVED SSOS/SGOS SUBSTRA                | ATE<br>158 |
| 8.2.3: TENSILELY STRAINED SIGE LAYERS FOR IMPROVED H-GETTERING<br>EFFICIENCY | 160        |
| 8.2.4: STRAINED-SILICON ON LATTICE-ENGINEERED SUBSTRATE (SSOLES)             | 160        |

| BIBLIOGRAPHY | 163 |
|--------------|-----|
|--------------|-----|

# **LIST OF FIGURES**

- **FIGURE 1.1** Plot of the log<sub>2</sub> of the number of components per integrated function as a function of time in the early years of the integrated circuit industry. [1]
- **FIGURE 1.2** Extensions and alternate paths to Moore's Law using novel material combinations.
- **FIGURE 1.3** The lattice constant vs. energy gap diagram for column IV and III-V semiconductor materials. Adapted from Mayer and Lau. [7]
- FIGURE 2.1 Schematics of (a) a coherently strained film and (b) a partiallyrelaxed film. Note the tetragonal distortion in (a) associated with the retention of compressive elastic strain. Image courtesy of A. J. Pitera. [13]
- **FIGURE 2.2** Schematics of the relaxation of (a) a single layer with low latticemismatch and (b) a single layer with high lattice-mismatch.
- **FIGURE 2.3** Schematic of threading and misfit dislocations in a partiallyrelaxed lattice-mismatched layer grown beyond the critical thickness. For this case  $a_{film} > a_{sub}$ . Image courtesy of A. J. Pitera. [13]
- **FIGURE 2.4** (a) Schematic and (b) cross-section transmission electron microscopy micrograph illustrating the process by which individual threading dislocations can utilized to aid in the relaxation of multiple layers. Image courtesy of A. J. Pitera. [13]
- **FIGURE 2.5** Cross-sectional transmission electron microscopy micrograph of a "single-channel" ε-Si layer on relaxed Si<sub>1-x</sub>Ge<sub>x</sub>. Image courtesy of M. L. Lee. [29]
- **FIGURE 2.6** Cross-sectional transmission electron microscopy micrograph of a "dual-channel" ε-Si/ε-Si<sub>1-y</sub>Ge<sub>y</sub> on relaxed Si<sub>1-x</sub>Ge<sub>x</sub> (y>x). Image courtesy of M. L. Lee. [29]
- **FIGURE 2.7** Cross-sectional transmission electron microscopy micrograph of a "tri-layer" ε-Si/ε-Si<sub>1-y</sub>Ge<sub>y</sub>/ε-Si on relaxed Si<sub>1-x</sub>Ge<sub>x</sub> (y>x). Image courtesy of S. Gupta. [30,31]

- **FIGURE 2.8** Minority carrier lifetimes of GaAs films on Si compared to the calculated curve for low-doped GaAs. The minority carrier lifetime of GaAs grown on 100% Ge virtual substrates is much higher than any previously reported. Image adapted from [32,33].
- **FIGURE 2.9** XTEM micrograph of a laser structure on Ge/GeSi/Si. Processed lasers had cavity lengths of 1.0–0.7 mm and oxide stripe widths of 5–20 mm. Image courtesy of M. E. Groenert *et al.* [23]
- FIGURE 2.10 (a) Side-by-side light vs. current and (b) current vs. voltage characteristics for identical GaAs/AlGaAs GRIN-SCH QW lasers grown on Ge/GeSi/Si and GaAs substrates. Images courtesy of M. E. Groenert *et al.* [23]
- **FIGURE 3.1** Schematic of the UHVCVD system used in this work. Image courtesy of S. Samavedam *et al.* [13, 33, 35-39]
- **FIGURE 3.2** Mass flow controller (MFC) settings for the growth of low-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work at 900 °C.
- **FIGURE 3.3** Optimum temperature profile for the high-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work using high growth rates. The GeH<sub>4</sub> base flow was a constant 50 sccm.
- **FIGURE 3.4** Optimum temperature profile for high-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work using reduced growth rates. The GeH<sub>4</sub> base flow was a constant 25 sccm.
- **FIGURE 3.5** SiGe composition in the UHVCVD system in this work as a function of  $GeH_4$  flow at a growth temperature and pressure of 550°C and 2-4mTorr, respectively.
- **FIGURE 3.6** Schematic of the AP-MOCVD system used in this work for the growth of GaAs/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si heteroepitaxy. Image courtesy of S. Ting *et al.* [43-45]
- **FIGURE 3.7** (a) XTEM micrograph showing misfit and threading dislocations and (b) PVTEM micrograph showing individual threading dislocations in a relaxed SiGe buffer.
- **FIGURE 3.8** AFM surface scan showing crosshatch pattern of a SiGe graded buffer.

- **FIGURE 3.9** Reciprocal space map of the (004) reflection of a  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure graded to approximately 70% Ge.
- **FIGURE 3.10** Nomarski optical image of a strained-Si layer on a relaxed graded SiGe buffer.
- **FIGURE 3.11** Representative image of a  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  sample that was etched with a defect-selective etchant.
- FIGURE 4.1 Evolution of the TDD in relaxed graded SiGe structures with increasing Ge concentration. Note the dramatic rise observed between Ge fractions of 0.6 and 1. Image courtesy of C. W. Leitz. [28]
- **FIGURE 4.2** Schematic of the structure and growth conditions used for the samples used in this experiment. Shown at left are the Ge concentrations that delineate each growth regime.
- **FIGURE 4.3** Evolution of the TDD with increasing Ge content as determined by various TDD characterization techniques. Error bars reflect 99% confidence intervals.
- **FIGURE 4.4** Representative (a) PVTEM and (b) defect-selectively etched Nomarski images of a 96% Ge sample grown at 700°C. The average dislocation density for this sample is approximately  $8 \times 10^5$  cm<sup>-2</sup>.
- **FIGURE 4.5** Representative (a) PVTEM and (b) defect-selectively etched Nomarski images of a 100% Ge sample grown at 700°C. The average dislocation density for this sample is approximately  $1 \times 10^7$  cm<sup>-2</sup>.
- **FIGURE 4.6** Yield strength of various SiGe alloys as a function of temperature. Note that in this Figure *x* refers to the Si content of the layer. The applied strain rate was  $1.8 \times 10^{-4}$  s<sup>-1</sup>. Image courtesy of I. Yonenaga. [50]
- FIGURE 4.7 Representative (a) PVTEM and (b) defect-selectively etched Nomarski images of a 100% Ge sample grown at 550°C. Note that the EPD value of this sample is essentially identical to that of Figure 4.4.
- **FIGURE 4.8** Schematic representation of the transition from a nucleationlimited to a glide-limited regime with increasing temperature. Note that the activation energy (magnitude of slope) shown here for nucleation is larger than that of glide, as is generally the case.

- **FIGURE 4.9** XTEM micrograph of GaAs grown via MOCVD at 700°C on  $Si_{0.04}Ge_{0.96}/\nabla_x[Si_{1-x}Ge_x]/Si$ .
- FIGURE 4.10 Plot of threading dislocation density versus grading rate under various growth conditions as determined by various TDD characterization techniques. Error bars reflect 99% confidence intervals.
- **FIGURE 4.11** Representative (a,c) PVTEM and (b) defect-selectively etched Nomarski images of a Si<sub>0.04</sub>Ge<sub>0.96</sub> sample graded at 17% Ge µm<sup>-1</sup> at a reduced growth rate. The local dislocation density of this sample varies considerably, owing to drastic changes in surface morphology
- **FIGURE 4.12** Representative (a) PVTEM and (b) defect-selectively etched Nomarski images of a Si<sub>0.04</sub>Ge<sub>0.96</sub> sample graded at the same rate as **Figure 4.11** but grown at a higher growth rate. The dislocation density of this sample is approximately 1-2×10<sup>6</sup> cm<sup>-2</sup>.
- FIGURE 4.13 Schematic illustrating the mechanism by which threading dislocations may become trapped by orthogonal misfit dislocation segments. Image courtesy of Samavedam *et al.* [49]
- **FIGURE 4.14** Idealized schematic of a predicted cellular dislocation structure. Image courtesy of Leitz *et al.* [28]
- **FIGURE 5.1** Bond strength as a function of anneal temperature for hydrophilic and hydrophobic bonding processes. Image courtesy of Ref. [59].
- **FIGURE 5.2** Process flow diagrams of (a) the grind and etchback and (b) layer exfoliation by hydrogen-induced splitting processes. Images courtesy of A. J. Pitera. [13]
- FIGURE 5.3 Process flow diagram of the grind and etchback using a relaxed graded SiGe buffer, showing (a) growth of SiGe graded buffer and surface planarization, (b) regrowth of etchstop and transfer layers, (c) wafer bonding to handle wafer, (d) backside grinding and Si etch stopping in graded layers, (e) selective SiGe removal, and (f) optional removal of stop layer. Process flow diagram courtesy of G. Taraschi. [36]

- **FIGURE 5.4** Process flow diagram for generic delamination via implantation layer transfer method combined with stop layer(s): (a) UHV-CVD growth of SiGe graded buffer and surface planarization, (b) regrowth of stop and transfer layer(s) followed by ion implantation (c) wafer bonding to handle wafer, (d) delamination of the wafer pair at the implant depth, (e) selective SiGe removal stopping on stop layer, and (f) optional removal of stop layer. Process flow diagram courtesy of G. Taraschi. [36]
- **FIGURE 5.5** Cross-sectional TEM micrograph of SGOI substrate from relaxed SiGe buffer bonding. Image courtesy of G. Taraschi *et al.* [74]
- **FIGURE 5.6** Cross-sectional TEM micrograph of SGOI substrate from relaxed SiGe buffer bonding. Image courtesy of T. A. Langdo *et al.* [76]
- **FIGURE 5.7** Cross-sectional TEM micrograph of GOI substrate from relaxed SiGe buffer bonding. Image courtesy of A. J. Pitera *et al.* [77]
- **FIGURE 6.1** Schematic of the expected internal band alignment of the undoped strained-Si (ε-Si) on Si (SSOS) heterostructure. Values shown are for Si under approximately 1% tensile strain. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.
- **FIGURE 6.2** XTEM micrographs of (a) a relaxed  $Si_{1-x}Ge_x$  (x ~ 0.25) buffer, (b) strained silicon layer on relaxed  $Si_{0.75}Ge_{0.25}$  buffer transfer structure for SSOS, and (c) strained silicon on relaxed  $Si_{0.75}Ge_{0.25}$  transfer structure with multiple etchstop structure for SGOS fabrication.
- **FIGURE 6.3** SSOS process flow schematic showing (a) wafer bonding, (b) backside removal via mechanical grinding and KOH etching, and (c) final structure after SiGe removal.
- **FIGURE 6.4** Calculated Si and Si<sub>0.75</sub>Ge<sub>0.25</sub> etch rates and selectivity for varying [HNO<sub>3</sub>] and constant [dHF] = 0.15. Image courtesy of G. Taraschi *et al.* [36]
- **FIGURE 6.5** SGOS process flow schematic showing (a) wafer bonding and anneal, (b) mechanical grind and KOH etch of substrate and low-Ge content buffer, and (c) final structure after SiGe and multiple etchstop removal.
- **FIGURE 6.6** Cross-sectional TEM micrographs (a) before and (b) after SiGe layer removal. Arrows in (a) indicate the location of misfit dislocations at the interface.

- **FIGURE 6.7** Plan-view TEM micrograph showing the misfit array at the bonded strained-Si/Si interface.
- **FIGURE 6.8** A series of plan view TEM micrographs of the strained Si/Si interface, taken using different g directions for Burgers vector analysis of the dislocation network: (a) **g**=0-44 and (b) **g**=0-4-4 conditions.
- **FIGURE 6.9** Cross-sectional TEM micrograph showing preferential etching of the misfit array at the bonded strained-Si/Si interface.
- **FIGURE 6.10** Schematic diagram showing the overlap of source-drain contacts with the interfacial misfit dislocation array in SSOS substrate.
- **FIGURE 6.11** Schematic diagram showing the lack of overlap between the source-drain contacts and the interfacial misfit dislocation array in SGOS substrate.
- **FIGURE 6.12** Cross-sectional TEM micrographs (a) before and (b) after SiGe and multiple etchstop layer removal.
- FIGURE 6.13 Plan-view TEM micrograph showing the misfit array at the bonded relaxed SiGe/Si interface.
- **FIGURE 6.14** A series of plan view TEM micrographs of the relaxed SiGe/Si interface taken using different g directions for Burgers vector analysis of the dislocation network: (a) **g**=04-4 and (b) **g**=044 conditions.
- **FIGURE 6.15** Schematic of the expected internal band alignment of the undoped strained-Si on silicon-germanium on Si (SGOS) heterostructure. Values shown are for Si<sub>1-x</sub>Ge<sub>x</sub> with x~0.25. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.
- **FIGURE 6.16** Schematic of the expected internal band alignment of an advanced undoped strained-Si on silicon-germanium on Si heterostructure. Values shown are for Si<sub>1-x</sub>Ge<sub>x</sub> with x~0.25. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.
- **FIGURE 6.17** Cross-sectional TEM micrograph of an ultrathin relaxed SiGe layer transferred directly to Si.
- **FIGURE 6.18** Raman spectra of the final SGOS structure as well as prior to SiGe cap and etchstop removal.

- **FIGURE 7.1** (a) SIMS results showing hydrogen gettering in tensilely strained Si<sub>0.4</sub>Ge<sub>0.6</sub> layers in relaxed Ge and (b) XTEM image showing nanocracks preferentially forming in the gettering layer. Note in (a) that each Si<sub>0.4</sub>Ge<sub>0.6</sub> layer within the structure getters hydrogen. Images courtesy of A. J. Pitera. [13]
- FIGURE 7.2 Schematic of homogeneously-nucleated circular (100) and (010) platelets within a (001)-oriented layer in biaxial tension. Image courtesy of A. J. Pitera. [13]
- FIGURE 7.3 Generalized process flow for the re-use of relaxed graded SiGe donor structures utilizing strained-Si gettering and etchstop layers.
- FIGURE 7.4 Cross-sectional TEM micrographs of the various tensilely strained-Si gettering structures used in this study in the as-grown condition. The Ge concentrations are (a) 25% Ge, (b) 40% Ge, and (c) 50% Ge to introduce 1, 1.6, and 2% tensile strain in Si layers, respectively.
- **FIGURE 7.5** Cross-sectional TEM micrographs of the various tensilely strained-Si gettering structures used in this study in the asimplanted condition. The Ge concentrations are (a) 25% Ge, (b) 40% Ge, and (c) 50% Ge.
- **FIGURE 7.6** Hydrogen SIMS data of the implanted Si<sub>0.75</sub>Ge<sub>0.25</sub>-based structure showing as-implanted and post-annealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.
- **FIGURE 7.7** Hydrogen SIMS data of the implanted Si<sub>0.6</sub>Ge<sub>0.4</sub>-based structure showing as-implanted and post-annealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.
- **FIGURE 7.8** Hydrogen SIMS data of the implanted Si<sub>0.5</sub>Ge<sub>0.5</sub>-based structure showing as-implanted and post-annealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.
- **FIGURE 7.9** Plot of relative H-gettering enhancement in strained-Si relative to adjacent SiGe as a function of strain. Note the strong dependencies on both the level of strain as well as annealing.

- **FIGURE 7.10** Post-implantation XTEM images of the 1% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.
- **FIGURE 7.11** Post-implantation XTEM images of the 1.6% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.
- **FIGURE 7.12** Post-implantation XTEM images of the 2% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.
- **FIGURE 7.13** (a) XTEM micrograph and (b) Nomarksi optical micrograph of the 25%-based structure after blistering. Note that the XTEM image in (a) is along the [110] pole.
- **FIGURE 7.14** (a) XTEM micrograph and (b) Nomarksi optical micrograph of the 40%-based structure after blistering. Note that the XTEM image in (a) is along the [110] pole.
- **FIGURE 7.15** (a) XTEM micrograph and (b) Nomarksi optical micrograph of the 50%-based structure after blistering. Note that the XTEM image in (a) is along the [110] pole.
- **FIGURE 7.16** RBS/ion channeling spectra of the Si reference sample in both the as-received and post-annealed conditions.
- **FIGURE 7.17** RBS/ion channeling spectra of the Si<sub>0.75</sub>Ge<sub>0.25</sub>-based sample in both the as-grown and post-annealed conditions.
- **FIGURE 7.18** RBS/ion channeling spectra of the Si<sub>0.60</sub>Ge<sub>0.40</sub>-based sample in both the as-grown and post-annealed conditions.
- **FIGURE 7.19** RBS/ion channeling spectra of the Si<sub>0.50</sub>Ge<sub>0.50</sub>-based sample in both the as-grown and post-annealed conditions.
- **FIGURE 7.20** Plot of the damage fraction in the damaged region as a function of Ge composition in the surrounding structure. Shown at right is the strain induced in a Si layer as a function of Ge composition.
- **FIGURE 7.21** (a) Cross-sectional TEM micrograph and (b) Nomarski optical image of the experimental Si<sub>0.6</sub>Ge<sub>0.4</sub>-based donor structure after KOH-etching.

- **FIGURE 7.22** (a) Cross-sectional TEM micrograph and (b) Nomarski optical image of the experimental Si<sub>0.6</sub>Ge<sub>0.4</sub>-based donor structure after KOH- and SiGe-etching.
- **FIGURE 8.1** (a) Hydrophobically-bonded Si wafer pair with etched grid at interface and (b) cross-sectional schematic of bonded pair. Image courtesy of Esser *et al.* [121]
- **FIGURE 8.2** XTEM micrograph of a silicon on lattice-engineered substrate (SOLES) structure. Image courtesy of C. L. Dohrman. [122]

# LIST OF TABLES

- **Table 1.1** Electron and hole mobility values of bulk Si<sup>[6]</sup>, Ge<sup>[6]</sup>, and GaAs<sup>[7]</sup>.
- Table 2.1 Estimated TDD limit for various III-V devices.
- **Table 5.1** Wet-etch preclean chemistries for hydrophilic and hydrophobic bonding.

# ACKNOWLEDGEMENTS

During my time in *Professor Eugene Fitzgerald's* group at MIT and as well as my time at IBM, I was able to work on every MOSFET component except one, the gate electrode. It is somewhat fitting that the one component I never worked one was the gate, as I was never held back from anything during my tenure in his group. Even early on in my time in the group, I was given me the freedom to explore a multitude of entirely different projects, often simultaneously. I am grateful for the opportunity to work in his group, as well as the opportunity to visit Singapore, Hawaii, and Tokyo (albeit clandestinely).

It has been my pleasure to have *Professor (Emeritus) John Vander Sande* and *Professor Lionel C. Kimerling* on my thesis committee. I am grateful not only for their assistance throughout the tribulations of the thesis preparation and defense, but also for their tolerance of my cavalier approach to the graduation process (multiple TPPs, videotaping the Final Defense, etc.).

The following people were extremely helpful in getting me past the seemingly insurmountable hurdles of grad school, either through technical assistance or simply reassuring me that there really was a light at the end of the tunnel. *Arthur Pitera* gets top honors here. He played a key role in almost every experiment I performed here at MIT, either through direct assistance or just by working his magic in my early days keeping the UHVCVD reactor running. He also has the ability to make incredibly refreshing beverages from a particular cactus juice derivative. *Saurabh "Danger" Gupta* was there with me in some of my darkest days here at MIT...e.g. when the reactor computer crashed, the gate valve broke, etc., etc., etc. I could not have hoped for a better teammate to get it all working again, though, despite his occasionally outrageous claims.<sup>1</sup> It's a little-known fact that he also holds the group record at Dance Revolution.<sup>2</sup> I

<sup>&</sup>lt;sup>1</sup> Prime example: his claim to have invented the question mark.

<sup>&</sup>lt;sup>2</sup> I suspect this page will disappear from the library copy soon after it is put on the shelf.

wish him the best as he prepares to begin his career as a consultant. Carl "the Dorhminator" Dohrman is a geek...and it's only a matter of time before TV casting crews realize this. All geekiness aside, I am grateful for all his efforts to grow GaAs on my SiGe samples and wish him a speedy, bump-free graduation. Gianni Taraschi was never too busy to lend a hand with anything...until he entered law school. He's still a great guy, though...and I hope one day we can explore that silverware venture. Tom Langdo was like a second advisor on the SSOS project. He's also a cool dude and the only other person in the group that knows how to properly repay a debt. Larry Lee and I never really overlapped on any projects, but he was always a great sounding board for some of my crazier ideas. After observing him working with the new students, I'm sure he'll make a great professor. Nava Ariel came through early on with some SSOS high-res images and I wish her all the best at Intel. Mayank Bulsara bought the first round at the *R&D Pub* on my darkest day at MIT. Enough said in my book. He also has a knack for asking really tough questions at conferences. Bai Yu brought III-V material from the MOCVD into the UHVCVD. I'll learn to forgive in time. Nate Quitariano's preference for classical music in the CVD lab provided the incentive I needed to make my growths as efficient as possible. I wish him all the best in the future. *Mike Mori* and *Ken Lee* have a tough job ahead of them beating the new reactor into submission, but I'm sure they're up to the job. I always seemed to take the heat for Anabela Afonso's habit of leaving empty liquor bottles all over the place, but I'm still grateful for her help with vendors. Kamesh Chilukuri has a tough project ahead of him, but I believe he's up to the task.

In the beginning of my time here at MIT, TEM was very tough for me. *Mike Frongillo* not only helped get me up to speed on the 'scopes, but could also tell me exactly what was wrong with my samples. *Tim McClure* was always more than happy to help with Raman measurements. Whenever I needed it, the AFM tool run by *Libby Shaw* always functioned properly. For an open facility with a multitude of diverse users, this is quite an accomplishment.

20

Much of the processing work done in this thesis would have been impossible without the MTL. *Vicky Diadiuk* did a great job keeping the labs humming. Among the techs, *Kurt Broderick, Dan Adams*, and *Tim Turner* were especially helpful in the fabs as well as helping out with the occasional acid loaner for a particular lab practice that should not be allowed to happen. But on that topic I digress, lest I be called to testify in open court one day.

There are friends who will help you, there are friends who will help you move, and there are friends who will help you move bodies. These friends have shovels: *Tony Alves*, *'Jeev Singh*, *Brian and Courtney Foster*, *Melissa Miller*, *Mike and Jessica Gaedeke*, *Matt Norris*, *Pat Ewing*, *Chris Hoover*, *Mac and Jennie Delaney* (who took me on my first trip to Manhattan...muchas gracias), *Mather Kearney*, and *Rob Borrelli* (who is not currently dead to me at the moment). <sup>3</sup> Thanks for being there and listening to my venting and occasional rant.

Last, but certainly not least, I am grateful for the all the support provided to me over the years by my parents, *Tim and Vicky Isaacson*, as well as my brother *Tim Jr.* and my sister *Tracy*. Thanks for everything.

<sup>&</sup>lt;sup>3</sup> Subject to change.

# **CHAPTER 1: INTRODUCTION**

"Pretend for a moment that I don't know anything about metallurgy, engineering, or physics, and just tell me what the hell is going on."

- Dr. Peter Venkman

## 1.1 MOORE'S FIRST LAW AND THE INEVITABLE END OF TRADITIONAL METAL-OXIDE-SEMICONDUCTOR DEVICE SCALING

Born in the late 1950s and having since grown into an industry with annual revenues currently in excess of \$200 billion, the modern Si-based semiconductor microelectronics industry is, quite simply, an amazing technical and financial accomplishment. With its extremely robust oxide, relatively low cost, and ready availability in large diameter substrates (currently processed in leading-edge CMOS foundries at 300mm diameter), Si has remained the unparalleled material of choice for complementary metal-oxide-semiconductor (CMOS) devices.

The Si/SiO<sub>2</sub> material combination has been of such unequaled quality that it has almost entirely allowed the process of geometrical scaling, rather than the introduction of novel materials, to provide for the increased performance of CMOS devices. This was originally predicted in the form of Moore's Law, which stated that transistor density would double every 18-24 months for the foreseeable future. (1)



**FIGURE 1.1** – Plot of the  $log_2$  of the number of components per integrated function as a function of time in the early years of the integrated circuit industry. The trend has continued well beyond 1975. (1)

The trend exhibited in **Figure 1.1** is simply phenomenal. At present, the 65 nm node is going into production, with the next generation 45nm node scheduled to be released in late 2007 or 2008. (2) Unfortunately, however, the increased transistor density predicted by Gordon Moore in 1965 has important limitations, as it is becoming increasing expensive to continue to pack additional transistors into the same space. In the words of Gordon Moore himself, "Capital costs are rising far faster than revenue", and as a result, "the rate of technological progress is going to be controlled [by] financial realities". (3) This latter statement has been subsequently dubbed "Moore's Second Law".

# 1.2 MOORE'S SECOND LAW AND THE NEED FOR THE INTEGRATION OF NEW MATERIALS

The end of Moore's Law has been claimed several times. The author makes no claim here to take an alarmist view and predict the end of traditional scaling in the immediate future. Gordon Moore himself said in 2003 that "another decade is probably straightforward...there is certainly no end to creativity." (4) However, it is indisputable that device dimensions cannot continue to scale indefinitely. Quite simply, as the physical dimensions of Si-based CMOS devices become increasingly smaller and approach atomic dimensions, devices will rapidly approach physical and economic limits.

If the basic structure of existing device architectures is to be retained, it will almost certainly prove imperative that future CMOS generations employ novel materials with superior properties relative to bulk Si. This will result in the possibility for enhanced performance through the use of materials such as SiGe and strained-Si ( $\epsilon$ -Si), as well as other alternate paths to traditional scaling such as the use of engineered substrates, as shown in **Figure 1.2**.



Log(Number of transistors required in products)



One of several key properties for device performance is the charge carrier mobility, as higher effective carrier mobility ( $\mu_{eff}$ ) values directly translate into decreased power consumption and higher drive currents ( $I_D$ ), as given by (5)

$$I_{D} = \frac{W}{L_{Gate}} \mu_{eff} C_{ox} (V_{GS} - V_{T}) V_{DS}$$
[1.1]

The room temperature carrier mobility values of bulk Si, Ge, and GaAs are presented in **Table 1.1.** (*6*, *7*)

| Material | Electron Mobility<br>[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | Hole Mobility<br>[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] |
|----------|-------------------------------------------------------------------------|---------------------------------------------------------------------|
| Si       | 1450                                                                    | 450                                                                 |
| Ge       | 3900                                                                    | 1900                                                                |
| GaAs     | 8500                                                                    | 400                                                                 |

Table 1.1 – Electron and hole mobility values of bulk Si<sup>(6)</sup>, Ge<sup>(6)</sup>, and GaAs<sup>(7)</sup>

Thus, it can be seen that Ge has significantly enhanced electron and hole mobility values relative to Si, while GaAs has a significantly enhanced electron mobility value relative to Si. However, one significant advantage that GaAs has over both Si and Ge for optoelectronic applications is its direct energy bandgap, which allows it to efficiently absorb and emit light. In contrast, Si and Ge are both indirect bandgap semiconductors, in that while they can absorb light fairly well, they are impractical as the active component in devices which emit light. Successful integration of direct bandgap materials with Si would allow for optoelectronic and microelectronic devices on the same platform, thus enabling increased device functionality and performance. Shown in **Figure 1.3** is a plot of the energy bandgap values of various semiconductor materials as a function of their lattice constant.



**FIGURE 1.3** – The lattice constant vs. energy gap diagram for column IV and III-V semiconductor materials. Adapted from Mayer and Lau. (7)

As can be seen in **Figure 1.3**, many semiconductors known to have enhanced optoelectronic and carrier transport properties relative to Si, such as Ge, GaAs and InP, have lattice constants larger than Si. The integration of such materials with low-cost, large diameter Si substrates would therefore allow for a tremendous advancement in modern microelectronics not through continued scaling advancements, but rather at the material level. Unfortunately, as will be discussed in further detail in subsequent chapters, the successful integration of these materials can be exceedingly difficult without introducing significant levels of deleterious, performance reducing defects.

To date, the key enabling technology for the integration of high-quality, lattice-mismatched materials involves the relaxed graded buffer. (8, 9) This method employs growing a series of layers with varying composition, such that the gap in lattice constant between two semiconductor materials is slowly bridged. As shown in **Figure 1.3**, for example, growth of SiGe alloys with increasing Ge concentration could be employed to attain the lattice constant of Ge on Si. GaAs-based devices could then be fabricated on this platform owing to the close lattice match between Ge and GaAs. The relaxed graded buffer concept has been successfully demonstrated using several materials systems, including SiGe on Si(001) substrates (i.e.  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si) (8, 9), InGaP on GaP substrates (i.e.  $\nabla_y$ [In<sub>y</sub>Ga<sub>1-y</sub>P]/GaP) (10), and InGaAs on GaAs substrates (i.e.  $\nabla_z$ [In<sub>z</sub>Ga<sub>1-z</sub>As]/GaAs). (11, 12)

## 1.3 SCOPE AND ORGANIZATION OF THESIS

The work entailed within this thesis studies various methods to improve the integration of lattice-mismatched materials with Si in a broad range of ways. As will be seen, a common thread running through every component of this thesis is the relaxed graded SiGe buffer ( $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si) platform.

**Chapter 2** provides a broad overview of the state of knowledge regarding lattice-mismatched epitaxy prior to this work. Included also is a discussion of the growth of mismatched layers via the deposition of both uniform single layers as well as relaxed graded buffer layers.

27

**Chapter 3** contains background information on the growth of the  $\nabla_x[Si_{1-x}Ge_x]/Si$  platform, as well as details on the subsequent growth of strained  $\epsilon$ -Si\_1, yGey heterostructures and GaAs on this platform. Finally, the characterization methods employed for the experimental structures utilized in this work are described in detail.

**Chapter 4** further explores the model for the accommodation of applied mismatch strain in relaxed graded buffers briefly introduced in **Chapter 2**. The focus of this work is on the control of threading dislocations during growth, both by the suppression of the nucleation of additional dislocations as well as by maximizing the glide efficiency of pre-existing dislocations. The chapter develops a framework for obtaining a high-quality GaAs on Si platform, consisting of GaAs on Si<sub>0.04</sub>Ge<sub>0.96</sub>/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si.

**Chapter 5** introduces relaxed buffer bonding, a central topic for the remainder of the thesis. Relaxed buffer bonding involves the growth of a relaxed graded semiconductor in order to obtain a low defect density substrate of arbitrary surface lattice constant. A general transfer structure, possibly consisting of strained and/or etchstop layers, is then grown at low temperatures atop this relaxed graded structure. The uppermost layer(s) are then bonded and transferred to another substrate, typically referred to as the handle substrate. Examples of various existing structures fabricated using this method are discussed.

**Chapter 6** describes the fabrication of several novel CMOS-compatible semiconductor structures for high-power applications. The chapter describes the self-heating effect, in which Joule heating results in a significant temperature increase and concomitant reduction in carrier mobility in the active region of the device. Two novel solutions to the self-heating problem are offered for strained Si-based applications. The first involves the transfer of a strained Si layer directly to a Si handle substrate, a structure known as strained silicon-on-silicon (SSOS).

28

The second involves the transfer of a strained Si layer with a thin overlayer of relaxed SiGe to another Si handle wafer. Both platforms are expected to demonstrate significantly enhanced thermal conductivity near the active region of the device relative to strained-Si on a thick, relaxed SiGe buffer.

**Chapter 7** investigates several approaches for improving the fabrication of strained silicon-on-insulator (SSOI), strained silicon-on-silicon (SSOS), and silicon germanium-on-silicon (SGOS) substrates. Specifically, the use of buried tensilely-strained Si layers is investigated for potentially using such layers for increasing the transfer efficiency of H-implanted structures. Additionally, the use of buried strained-Si layers is explored for potentially reusing a significant portion of the SiGe graded buffer donor structure.

Finally, **Chapter 8** summarizes the major results of the thesis and suggests directions for future work.

# CHAPTER 2: INTEGRATION OF LATTICE-MISMATCHED SEMICONDUCTORS WITH SI

"There's something very important I forgot to tell you."

- Dr. Egon Spengler

## 2.1 INTRODUCTION

Within the last two decades, three key advances have occurred in the field of heteroepitaxy which allow for the integration of high-quality, lattice-mismatched materials with Si. Specifically, these advances include:

- 1. the development of the relaxed graded buffer, which can provide an arbitrary lattice constant with a low defect density.
- 2. the development of highly strained layers ( $|\epsilon| \ge 1-2\%$ ) on relaxed graded buffers.
- 3. the transferal of strained and relaxed epitaxial layers to other substrates.

A brief introduction to the first two advances will be provided in the current chapter, with more in-depth treatments to follow in subsequent chapters. Layer transfer from relaxed SiGe buffers, a process known as relaxed buffer bonding, will be treated in detail in **Chapter 5**.

# 2.2 FUNDAMENTALS OF LATTICE-MISMATCHED EPITAXY

Epitaxial growth of lattice-mismatched material typically proceeds as shown in **Figure 2.1**. In the case shown, the lattice constant of the film is greater than that of the substrate, as is generally the case for graded structures. For thin films, the applied mismatch strain is initially accommodated elastically, such that the in-plane lattice constant of the film conforms to that of the host substrate, yet the out-of-plane lattice constant is significantly extended as shown in **Figure 2.1(a)**. For this case, the film is tetragonally-distorted but remains coherent with the substrate, and as growth proceeds strain is continually added to the film. If sufficient strain is applied, misfit dislocations will appear at the heterointerface to partially relieve this strain, as shown in **Figure 2.1(b)**, and the film can thereby "relax" in order to approach its equilibrium lattice constant.



**FIGURE 2.1** – Schematics of (a) a coherently strained film and (b) a partially-relaxed film. Note the out-of-plane tetragonal distortion in (a) associated with the retention of compressive elastic strain. Image courtesy of A. J. Pitera. (*13*)

The thickness at which it becomes thermodynamically possible to introduce dislocations is termed the critical thickness,  $h_c$ , and depends upon the material properties and the degree of strain application as

$$h_{c} = \frac{G_{o}G_{s}(1 - v\cos^{2}\alpha)(b/b_{eff})}{2\pi(G_{o} + G_{s})(1 - v)Y_{o}f} \ln\left(\frac{h_{c}}{b}\right)$$
[2.1]

where *b* and  $b_{eff}$  are the full and effective Burgers vectors of the dislocation, *v* is Poisson's ratio,  $G_o$  and  $Y_o$  are the shear and elastic moduli of the film, respectively,  $G_s$  is the shear modulus of the substrate,  $\alpha$  is the angle between the Burgers vector and the dislocation line, and *f* is the degree of mismatch strain is applied to the film. (14) Thus, an increase in the applied mismatch strain results in a reduction of the critical thickness, as expected.

In general, the ease with which dissimilar materials can be successfully integrated is largely dependent upon the lattice mismatch, f, which is geometrically determined by the lattice parameters of the film and substrate as

$$f = \frac{a_{sub} - a_{film}}{a_{film}}$$
[2.2]

where  $a_{film}$  and  $a_{sub}$  are the lattice constants of the film and the substrate, respectively. For high-mismatch films, i.e. those with f > 0.015-0.02, relaxation will occur via the rampant nucleation of a large number of threading dislocations with short misfit dislocation segments. The threading dislocation density in such films is typically greater than  $10^8$  cm<sup>-2</sup>, a level considerably higher than that tolerable by most devices.

In contrast, in low-mismatch films, i.e. for those with f < 0.01, relaxation occurs with a low density of threading dislocations with long misfit dislocation segments. This is fortuitous, as low threading dislocation levels are typically required for most practical applications, and therefore the remainder of this work will focus on this technologically significant regime of epitaxial growth. Schematics of these cases are presented in **Figure 2.2**.



**FIGURE 2.2** – Schematics of the relaxation of (a) a single layer with low lattice-mismatch and (b) a single layer with high lattice-mismatch.

The exact mechanism by which dislocations relieve strain in low-lattice mismatch systems (i.e. <1% mismatch strain) is well understood. Under sufficient applied strain, dislocations in diamond-cubic and zinc-blended semiconductors will propagate on {111} planes along [110] directions, as shown in **Figure 2.3**. As

the dislocation density of most current semiconductor substrates is negligible compared to those required for relaxation, the most likely operative mode for relaxation via dislocation motion is through the nucleation of half-loops originating from sources at the surface and propagating towards the mismatched interface. In this way, 60° threading dislocations continue to glide along the aforementioned glide system to form strain-relieving misfit dislocations with effective Burgers vector

$$b_{eff} = \frac{|\vec{b}|}{2} = \frac{\sqrt{2}a}{4}$$
 [2.3]

1.4

where *a* is the lattice constant of the layer. The effective Burgers vector,  $b_{eff}$  is reduced by a factor of 2 relative to the full Burgers vector,  $\vec{b}$ , in these systems as 60° dislocations are only half as efficient at relieving strain as full edge dislocations. Fortunately, however, in such low lattice-mismatch systems both dislocation nucleation as well as dislocation-dislocation interactions are suppressed, thereby allowing for efficient strain relief with a low threading dislocation density. It should be stressed that the application of this approach alone has little inherent value, as for most applications little is gained by increasing the lattice constant by such a small amount.



**FIGURE 2.3** – Schematic of threading and misfit dislocations in a partially-relaxed lattice-mismatched layer grown beyond the critical thickness. Image courtesy of A. J. Pitera. (*13*)

The key development in the integration of materials with significantly different lattice constants via epitaxial growth was to extend the above approach by slowly relieving significant amounts of strain via the growth of a *series* of low lattice-mismatch layers, such that at no time during the growth process are large amounts of strain ever applied to the system. (*8, 9*) To date, only this technique, dubbed the relaxed graded buffer, has allowed for the attainment of large differences in lattice constant relative to the original substrate with low dislocation densities via epitaxy.

#### 2.3 RELAXED GRADED BUFFER LAYERS

The thickness at which it becomes thermodynamically possible to introduce dislocations in graded buffers is modified from that of a uniform mismatched layer undergoing relaxation. The critical thickness for graded buffers,  $h_{c,buffer}$ , depends upon the material properties and the rate of strain application as

36
$$h_{c,buffer}^{2} = \frac{3Gb\left(1 - \frac{\nu}{4}\right)\ln\left(\frac{eh_{c}}{b}\right)}{2\pi(1 - \nu)YC_{f}}$$
[2.4]

where *b* is the Burgers vector of the dislocation, *v* is Poisson's ratio, *G* and *Y* are the shear and elastic moduli of the film, respectively, and  $C_f$  is the rate at which mismatch strain is applied to the film. (9) Thus, an increase in the applied strain rate results in a reduction of the critical thickness, as expected.

The dependence of the threading dislocation density (TDD),  $\rho$ , on the various growth parameters for relaxed graded buffers has been shown to be:

$$\rho = \frac{2R_g R_{gr} \exp\left(\frac{E_{glide}}{kT}\right)}{bBY^m \varepsilon_{eff}^m}$$
[2.5]

where  $R_g$  and  $R_{gr}$  are the growth and compositional grading rates, respectively, *m* is an exponent with a value generally between 1 and 2, *B* is a constant, *T* is the temperature, *Y* is the modulus, *k* is Boltzmann's constant,  $E_{glide}$  is the activation energy for dislocation glide, and *b* is the Burger's vector magnitude and the dislocations are assumed to be 60° dislocations. (15) To date, the most fruitful work on reducing the TDD in SiGe graded buffers has centered on increasing the growth temperature, thereby increasing the glide velocity and, hence, relaxation efficiency by reducing the equilibrium density of dislocations required to relax the film. Furthermore, a key factor in keeping the threading dislocation density low in relaxed graded buffers is the fact that threading dislocations can be effectively "recycled" from one layer to the next. In this way, a single threading dislocation can contribute strain-relieving misfit dislocation segments across multiple interfaces. A schematic and cross-sectional transmission electron microscopy (XTEM) micrograph of a relaxed graded SiGe buffer are shown in **Figure 2.4**.



**FIGURE 2.4** – (a) Schematic and (b) cross-sectional transmission electron microscopy micrograph of the process by which individual threading dislocations can utilized to facilitate the relaxation of multiple layers. Image courtesy of A. J. Pitera. (*13*)

The relaxed graded buffer concept has been successfully demonstrated using several materials systems. Examples of such structures include relaxed graded SiGe on Si(001) substrates (i.e.  $\nabla_x[Si_{1-x}Ge_x]/Si$ ) (8, 9), InGaP on GaP substrates (i.e.  $\nabla_y[In_yGa_{1-y}P]/GaP$ ) (10), and InGaAs on GaAs substrates (i.e.  $\nabla_z[In_zGa_{1-z}As]/GaAs$ ) (11, 12). In particular, the  $\nabla_x[Si_{1-x}Ge_x]/Si$  structure has proven enormously successful for the fabrication of high-mobility strained-Si and strained-Ge devices (16-21), as well as the Ge/ $\nabla_x[Si_{1-x}Ge_x]/Si$  platform for the subsequent growth of III-V devices such as lasers (22, 23), waveguides (24), and high-efficiency solar cells. (25-27) In this system, scaleable  $\nabla_x[Si_{1-x}Ge_x]/Si$  structures with dislocation densities on the order of 10<sup>5</sup> to 10<sup>6</sup> cm<sup>-2</sup> can be fabricated across the entire composition range. (28)

# 2.4 $\epsilon$ -SI<sub>1-y</sub>GE<sub>y</sub> HETEROSTRUCTURES ON $\nabla_x$ [SI<sub>1-x</sub>GE<sub>x</sub>]/SI

As mentioned earlier in this chapter, the second key development in the heteroepitaxial growth of lattice mismatched layers to occur in the last 2 decades involves the growth of highly strained films, i.e.  $|\varepsilon| \ge 1-2\%$ . The earliest work in this field involved the growth of thin, tensilely strained Si layers on relaxed graded Si<sub>1-x</sub>Ge<sub>x</sub>. Such  $\varepsilon$ -Si layers exhibited improvements in both electron and hole carrier mobilities, with more enhancement in the former. As such, this "single-channel" structure was particularly useful for enhanced NMOS performance. (8) An XTEM micrograph of a  $\varepsilon$ -Si/Si<sub>0.8</sub>Ge<sub>0.2</sub> single-channel heterostructure is shown in **Figure 2.5**.



**FIGURE 2.5** – Cross-sectional transmission electron microscopy micrograph of a "single-channel"  $\epsilon$ -Si layer on relaxed Si<sub>0.8</sub>Ge<sub>0.2</sub>. Image courtesy of M. L. Lee. (29)

However, it was soon demonstrated that compressively strained Si<sub>1-y</sub>Ge<sub>y</sub> layers on relaxed Si<sub>1-x</sub>Ge<sub>x</sub> (i.e. y>x) exhibited enhanced hole mobility values relative to bulk Si. (*20*) A natural extension, therefore, was to incorporate both tensilely strained Si layers and compressively strained Si<sub>1-y</sub>Ge<sub>y</sub> layers on the same  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si platform. This "dual-channel" structure could then be utilized for both NMOS and PMOS devices. Strain engineering thereby provides the ability to tailor the transport properties of each layer to the extent that even symmetric electron and hole mobility values demonstrated. (*29*) An XTEM micrograph of a  $\epsilon$ -Si/ $\epsilon$ -Ge/Si<sub>0.5</sub>Ge<sub>0.5</sub> dual-channel heterostructure is shown in **Figure 2.6**.



**FIGURE 2.6** – Cross-sectional transmission electron microscopy micrograph of a "dual-channel"  $\epsilon$ -Si/ $\epsilon$ -Ge structure on relaxed Si<sub>0.5</sub>Ge<sub>0.5</sub>. Image courtesy of M. L. Lee. (29)

While the  $\varepsilon$ -Si/ $\varepsilon$ -Ge/Si<sub>0.5</sub>Ge<sub>0.5</sub> dual-channel structure exhibits a significant performance enhancement over bulk Si, under certain processing conditions diffusion considerations necessitate the presence of an additional  $\varepsilon$ -Si layer to fully "clad" the compressively strained Si<sub>1-y</sub>Ge<sub>y</sub> layer. The resulting "tri-layer" structure is therefore expected to offer the same performance enhancement of the dual-channel structure, but with significantly enhanced thermal stability under certain conditions. (*30, 31*) An XTEM micrograph of a  $\varepsilon$ -Si/ $\varepsilon$ -Si<sub>0.5</sub>Ge<sub>0.5</sub>/ $\varepsilon$ -Si/Si<sub>0.8</sub>Ge<sub>0.2</sub> tri-layer heterostructure is shown in **Figure 2.7**.



**FIGURE 2.7** – Cross-sectional transmission electron microscopy micrograph of a "tri-layer"  $\epsilon$ -Si/ $\epsilon$ -Si<sub>0.5</sub>Ge<sub>0.5</sub>/ $\epsilon$ -Si on relaxed Si<sub>0.8</sub>Ge<sub>0.2</sub> (y>x). Image courtesy of S. Gupta. (*30, 31*)

# 2.5 GAAS-BASED HETEROSTRUCTURES ON $\nabla_x$ [SI<sub>1-x</sub>GE<sub>x</sub>]/SI

Direct growth of GaAs on Si results in dislocation densities on the order of  $10^{8}$ - $10^{9}$  cm<sup>-2</sup>, a level which is orders of magnitude higher than that tolerable by most devices. The approximate upper limits in threading dislocation density tolerable by various III-V devices are presented in Table 2.1, which clearly show that the direct growth of GaAs/Si results in material quality that is insufficient for the fabrication of reliable devices.

 Device
 Max TDD [cm<sup>-2</sup>]

 FET
 10<sup>7</sup>

 LED
 10<sup>6</sup>

 Solar cell
 10<sup>6</sup>

 Laser
 10<sup>5</sup>

Table 2.1 – Approximate upper TDD limit for various III-V devices

While direct GaAs/Si growth is not an option for most devices, the TDD levels provided by the relaxed graded SiGe buffer approach are either within or very near to the necessary levels for proper performance of many III-V devices. In particular, TDD levels required for efficient GaAs-based solar cells are very near current  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  TDD values (*32*), and a record minority-carrier lifetime of 10 ns for GaAs/Ge/ $\nabla_x[Si_{1-x}Ge_x]/Si$  has been reported. (*27*)



**FIGURE 2.8** – Minority carrier lifetimes of GaAs films on Si compared to the calculated curve for low-doped GaAs. The minority carrier lifetime of GaAs grown on  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  is much higher than any previously reported. Image adapted from (*32, 33*).

As can clearly be seen in **Table 2.1**, the III-V device type that is most sensitive to the TDD level is the laser, making it an excellent test of material quality. AIGaAs/GaAs-based laser heterostructures were fabricated on our group's  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  platform, a cross-sectional TEM micrograph of which is shown in **Figure 2.9**. (23)



**FIGURE 2.9** – XTEM micrograph of a III-V based laser structure on  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$ . Processed lasers had cavity lengths of 1.0–0.7 mm and oxide stripe widths of 5–20 mm. Image courtesy of M. E. Groenert *et al.* (23)

The performance characteristics of the above structure are presented in **Figure 2.10**. For comparison purposes, the above AlGaAs/GaAs heterostructure was fabricated both on both our group's  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  platform as well as a GaAs substrate which served as a control. As can be seen in **Figure 2.10**, there remains much work to be done in order to create reliable lasers on Si with identical performance to structures grown on GaAs substrate. However, as lasers are the most ambitious device from a defect-sensitivity standpoint, the work of Groenert *et al.* (*22, 23*) is highly encouraging.



**FIGURE 2.10** – (a) Side-by-side light vs. current and (b) current vs. voltage characteristics for identical GaAs/AlGaAs GRIN-SCH QW lasers grown on  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  and GaAs substrates. Images courtesy of M. E. Groenert *et al.* (23)

# 2.6 CONCLUSION

The concepts described in this chapter have allowed for significant advancements in CMOS performance as well as for the monolithic integration of optoelectronic III-V devices of unprecedented quality on Si. However, as will be discussed in **Chapter 4**, there are several conditions under which the theoretical underpinnings of the graded buffer approach fail. Additionally, as will be discussed in more detail in **Chapters 5-7**, there is currently a significant emphasis on the development of advanced engineered substrates in which the structures described in the present chapter are transferred to directly to silicon wafers, thereby eliminating the SiGe relaxed graded buffer from the final structure.

# CHAPTER 3: GAAS/GE/ $\epsilon$ -SIGE on $\nabla_x$ [SI<sub>1-x</sub>Ge<sub>x</sub>]/SI GROWTH AND CHARACTERIZATION

"You know, it just occurred to me that we really haven't had a successful test of this equipment."

- Dr. Ray Stantz

# 3.1 INTRODUCTION

This chapter provides an overview of the experimental techniques that are used throughout this thesis. The chapter begins with a general description of ultra-high vacuum chemical vapor deposition (UHVCVD), followed by a description of the details regarding the growth of the strained and relaxed SiGebased structures used for this thesis. The chapter then gives a brief description of metal-organic chemical vapor deposition (MOCVD), the growth technique employed for the growth of GaAs layers used for this work. Finally, the chapter concludes with a description of the various characterization techniques employed throughout this thesis.

# 3.2 ULTRA-HIGH VACUUM CHEMICAL VAPOR DEPOSITION OF $\nabla_x$ [SI<sub>1-x</sub>GE<sub>x</sub>]/SI

#### 3.2.1 OVERVIEW OF UHVCVD

The ultra-high vacuum chemical vapor deposition (UHVCVD) technique was developed in the mid-1980s for depositing epitaxial Si film at reduced growth temperatures. (*34*) However, the primary advantages of the UHVCVD system used in this study are its ability to grow high quality compositionally graded SiGe buffers at high temperatures (700–900°C) and highly strained heterostructures at low temperatures (350–650°C), in combination with the fact that deposition can occur on many substrates simultaneously.

# 3.2.2 GROWTH OF RELAXED SIGE BUFFERS

The UHVCVD system used in this study employs SiH<sub>4</sub> and GeH<sub>4</sub> source gases for the deposition of SiGe films. Dopants are supplied via 1%  $B_2H_6$  in  $H_2$  and 1%  $PH_3$  in  $H_2$  gases. The dopant gases can be further diluted with either  $H_2$ 

or Ar via two dilution stages. The UHVCVD reactor used in this work is a hotwalled, load-locked system with a quartz growth chamber. The growth chamber can accommodate up to ten 150mm diameter substrates and has a base pressure of less than  $1 \times 10^{-9}$  Torr at 750°C. This base pressure is achieved through the use of a novel differential pumping scheme between two o-rings at the base of the quartz tube. The growth temperature of the system can vary from 350°C to 900°C; the upper limit is set by devitrification of the quartz tube and cooling of the o-rings at the tube base, while the lower limit is set by the thermally-activated cracking of the source gases. Typical growth pressures for the structures in this work varied between 1mT and 30mT and were regulated by partially closing a gate valve over the reactor turbo pump, thereby decreasing its pumping efficiency. A schematic of the UHVCVD system employed in this study is presented in **Figure 3.1** below.





Prior to growth, Si wafers are typically subjected to a 10 minute piranha clean (3:1  $H_2SO_4:H_2O_2$ ) followed by a 1 minute HF dip (10:1  $H_2O:HF$ ), which yields a clean hydrogen-terminated surface. For regrowth on SiGe virtual substrates after an intermediate chemical-mechanical planarization (CMP) step, an analogous procedure is employed. However, following CMP, wafers are subjected to two piranha cleans instead of one (in an attempt to remove residual slurry contamination), with cleaning time reduced accordingly to avoid overetching the SiGe layers. This is then followed by an HF dip that actually removes the slurry contamination. Wafers are then immediately loaded into the UHVCVD loadlock, which is pumped down for at least two hours. Prior to growth, the wafers are held under UHV conditions at roughly 200-250 °C for at least 30 minutes to desorb organics and adsorbed water. Finally, immediately prior to growth, wafers are subjected to a high-temperature desorption step (typically 900°C) to remove any remaining native oxide on the surface of the Si wafers. A 1 µm homoepitaxial buffer layer is then deposited to bury any residual impurities. Growth of SiGe layers then proceeds after homoepitaxial buffer growth. The carrier gas flow settings for  $Si_{1-x}Ge_x$  for  $x \le 0.5$  are shown in **Figure 3.2**. In accordance with Eqn. 2.5, the growth temperature used for graded SiGe buffers in this composition range was 900 °C, the highest temperature possible with the UHVCVD system used in this study. Growth rates over this composition range were typically on the order of 7-10 Å s<sup>-1</sup>, while the growth pressure was typically ~25 mTorr.



**FIGURE 3.2** – Mass flow controller (MFC) settings for the growth of low-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work at 900 °C.

For the high-Ge content portion of the graded buffer, an attempt was made to determine the highest growth temperatures possible without the occurrence of gas phase nucleation (40) from the GeH<sub>4</sub> precursor gas used in this work. Shown in **Figure 3.3** are the results of this study, which show that the growth temperature can be successfully increased by 50-150 °C relative to previous reports by our group. (41) Growth rates were typically on the order of 3-8 Å s<sup>-1</sup>, while the growth pressure was ~2-7 mTorr.



**FIGURE 3.3** – Optimum temperature profile for the high-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work using high growth rates. The GeH<sub>4</sub> base flow was a constant 50 sccm.

Additionally, lower growth rates in the high-Ge content growth regime were investigated through the use of a reduced GeH<sub>4</sub> baseline flow, in this case 25 sccm. This was motivated by the growth rate dependence of the dislocation density expressed in **Eqn. 2.5**, which suggests that reduced growth rates, combined with high growth temperatures, should result in superior film quality. Shown in **Figure 3.4** are the results of this study. Growth rates with these gas flow settings were typically on the order of 1-4 Å s<sup>-1</sup>, while the growth pressure was ~1-4 mTorr. It should be noted that the temperatures used in this study were identical to those used for the high growth rate calibration shown in **Figure 3.4**. However, as the occurrence of gas phase nucleation is dependent on both temperature and pressure, (*40*) the reduced pressures in this portion of the study would likely allow for slightly higher growth temperatures than those used here.



**FIGURE 3.4** – Optimum temperature profile for high-Ge content relaxed graded SiGe buffers using the UHVCVD system used in this work using reduced growth rates. The GeH<sub>4</sub> base flow was a constant 25 sccm.

# 3.2.3 Growth of $\epsilon$ -SiGe heterostructures on SiGe buffers

In order to successfully fabricate the highly strained SiGe layers required for this thesis, reduced growth temperatures relative to those used for the growth of relaxed graded buffers were employed. For the strained heterostructures used in this work, a growth temperature of 550 °C was used. This growth temperature resulted in growth rates of approximately 0.1 Å s<sup>-1</sup> for  $\epsilon$ -Si growth and 2-2.5 Å s<sup>-1</sup> for  $\epsilon$ -Si<sub>1-y</sub>Ge<sub>y</sub> layers of y~0.2-0.5. The increase in growth rate of more than an order of magnitude when GeH<sub>4</sub> is also present is due to the fact Ge acts to catalyze hydrogen desorption from the growth surface. (*42*) The GeH<sub>4</sub> flow settings for  $\epsilon$ -Si<sub>1-y</sub>Ge<sub>y</sub> films grown at 550 °C are shown in **Figure 3.5**.



**FIGURE 3.5** – SiGe compositions obtained in the UHVCVD system in this work as a function of  $GeH_4$  flow at a growth temperature and pressure of 550°C and 2-4 mTorr, respectively.

# 3.3 METALLORGANIC CHEMICAL VAPOR DEPOSITION OF GAAs ON $\nabla_x [Si_{1-x}Ge_X]/Si$

A Thomas Swan atmospheric-pressure MOCVD research reactor was used in this work for the growth of GaAs layers on  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si substrates. This system features a horizontal quartz chamber with a water-cooled top-wall, as shown in **Figure 3.6**. Substrates are manually placed onto a graphite susceptor which is then loaded through the rear of the reactor chamber. A quartz-sheathed thermocouple inserted into the radiatively heated susceptor provides feedback to a temperature controller coupled to a water-cooled halogen lamp/reflector heater assembly.



**FIGURE 3.6** – Schematic of the MOCVD system used in this work for the growth of  $GaAs/\nabla_x[Si_{1-x}Ge_x]/Si$  heteroepitaxy. Image courtesy of S. Ting *et al.* (43-45)

Substrate material was cleaved from  $\nabla_x[Si_{1-x}Ge_x]/Si$  wafers to a size of several square centimeters in order to fit the graphite susceptor, which is capable of accommodating up to 50mm diameter wafers. The high-Ge content surfaces were cleaned by alternately dipping in solutions of 30% H<sub>2</sub>O<sub>2</sub> and 10:1 diluted HF with de-ionized (DI) water rinses between dips. The final dip in dilute HF left the high-Ge content surface hydrophobic prior to loading into the MOCVD reactor.

A typical GaAs growth cycle started with an initial 10 minute bake at 350 °C and a 5 minute anneal at 700 °C, both in flowing N<sub>2</sub>. A ten minute prenucleation anneal in flowing N<sub>2</sub> or H<sub>2</sub>, with or without flowing arsine (AsH<sub>3</sub>), was then conducted at a temperature of 700 °C, and GaAs was subsequently nucleated at the same temperature by adding trimethylgallium (TMG) and AsH<sub>3</sub>. The nucleation layer was grown for ~0.1  $\mu$ m, followed by an additional GaAs growth of varying thicknesses at 700 °C in H<sub>2</sub>. At all times, an input V/III ratio >100 was maintained.

# 3.4 MATERIAL CHARACTERIZATION

A wide variety of techniques were used to characterize the epitaxial films and structures developed. Information on surface morphology, layer thickness, defect density, residual strain, and composition profile were gathered for the various structures used in this work.

# 3.4.1 TRANSMISSION ELECTRON MICROSCOPY

The internal structure of a semiconductor epilayer, including the quality of the various internal interfaces and the behavior of crystallographic dislocations at these interfaces, can be observed with cross-section transmission electron microscopy (TEM). With properly prepared cross-sections, TEM can provide subnanometer resolution capable of accurately measuring thin quantum well structures and distinguishing individual misfit and threading dislocations. The high magnification of modern transmission electron microscopes results in relatively small sampling areas in prepared microscope samples, and thus limits the usefulness of cross-sectional TEM (XTEM) for accurate measurements of semiconductor threading dislocation densities at any levels below 10<sup>8</sup> cm<sup>-2</sup>. This limit is important to consider when reviewing many of the early reports of reduced threading dislocation densities for integrated GaAs films grown on Si substrates. Accurate dislocation density measurements are only possible with plan view TEM (PVTEM) correlated with defect-selective etching, as will be detailed below. Examples of XTEM and PVTEM micrographs are shown in **Figure 3.7**.



**FIGURE 3.7** – (a) XTEM micrograph showing misfit and threading dislocations and (b) PVTEM micrograph showing individual threading dislocations in a relaxed SiGe buffer.

The TEM microscope used for the majority of this work was a JEOL 2000FX operating at 200kV. High-resolution lattice images were taken with a JEOL 2010FX digital microscope capable of 1.2 MX magnification. Microscope samples were prepared by mechanical thinning to less than 50  $\mu$ m, followed by mounting on a copper handling grid and further polishing to electron transparency (thicknesses of 1  $\mu$ m or less) using a Gatan precision ion polishing system.

#### 3.4.2 ATOMIC FORCE MICROSCOPY

When the quantification of surface roughness is of importance, atomic force microscopy (AFM) is the optimal characterization technique. A quick surface scan with a stylus allows for accurate determination of surface roughness, as shown in the example in **Figure 3.8**. Built-in analysis tools are employed to determine the root-mean-square (RMS) roughness and the maximum peak-to-valley height. The main drawback associated with this technique is that it samples a very small area of the surface, typically a square

area ranging from about  $1x1 \ \mu m^2$  to  $50x50 \ \mu m^2$ . When comparing roughness from different samples, it is advisable to use RMS roughness values determined using similar scan area sizes.



**FIGURE 3.8** – AFM surface scan showing the characteristic crosshatch pattern of a SiGe graded buffer.

The AFM system used to characterize the structures grown for work was a Digital Instruments Dimension 3000 Nanoscope IIIa AFM operating in tapping mode.

#### 3.4.3 TRIPLE-AXIS X-RAY DIFFRACTION

X-ray diffraction (XRD) is the most direct and accurate way to characterize the crystallographic quality and residual strain in a deposited semiconductor epilayer. High energy monochromatic x-rays diffracted off the epilayer surface will generate a pattern of diffraction peaks that can be measured and quantified to yield precise information on the symmetry, lattice spacing, orientation, and crystalline quality of the epilayer and substrate crystals. Triple-axis x-ray diffraction, in which the diffracted beam from the sample being measured is passed through an additional analyzer-collimator crystal before being measured, allows for the generation of unique three-dimensional reciprocal space maps (RSMs) of the diffracted x-ray beams at the sample surface and the precise measurement of residual strain, alloy composition, and crystallographic tilt in the most complex graded buffer structures. In order to attain precise values for composition, strain, and layer tilt, RSMs of both symmetric (e.g. (004)) and antisymmetric (e.g. (224)) reflections are required. An example of a (004) reflection of a SiGe buffer graded to approximately 70% Ge is shown in **Figure 3.9**.



**FIGURE 3.9** – Reciprocal space map of the (004) reflection of a  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure graded to approximately 70% Ge.

The X-ray diffraction system used to characterize the structures grown for work was a Bede  $D^3$  triple-axis x-ray diffractometer with dual-channel cut Si collimator crystals and a rotating Cu anode x-ray generator operating at 60kV and 200mA.

# 3.4.4 NOMARSKI CONTRAST MICROSCOPY

Nomarski contrast microscopy, or differential interface contrast (DIC) optical microscopy, can allow sensitive large-scale evaluation of surface microstructure features including crosshatch roughness, dislocation pileups, and surface step bunching. Vertical surface features as small as a few nanometers can be observed at magnifications up to 1000x using DIC methods. A Nomarski image of a strained Si layer on relaxed SiGe buffer is shown in **Figure 3.10**.



**FIGURE 3.10** – Nomarski optical image of a strained-Si layer on a relaxed graded SiGe buffer.

A Zeiss Axioplan optical microscope with a digital camera and differential interference contrast sliders was used for the optical characterization done in this work.

# 3.4.5 ETCH-PIT DENSITY MEASUREMENTS

A common and dependable method for determining dislocation density in lattice mismatched layers is direct imaging of the defects with plan-view TEM (PVTEM). Unfortunately, the maximum imageable area using electron microscopy is typically smaller than  $10 \times 10 \ \mu m^2$ . Assuming a magnification of  $10,000 \times$ , a sample containing  $10^5 \ cm^{-2}$  threading dislocations will require

hundreds of TEM micrographs to yield a statistically meaningful threading dislocation density (TDD) value. An alternative method for revealing dislocations is selective etching of the sample and subsequent etch-pit density (EPD) measurements. Chemical etching reveals dislocations by selectively attacking their highly strained cores. EPD measurements are suitable for samples containing low (<10<sup>6</sup> cm<sup>-2</sup>) threading dislocations since the etch-pits can be imaged over a large surface area using DIC microscopy, as shown for a Ge virtual substrate in **Figure 3.11**. The diameter of the etch-pit is much larger than the diameter of the corresponding dislocation. Consequently EPD is not applicable to samples containing large defect densities where overlap of the etch pits can underestimate TDD values.



**FIGURE 3.11** – Representative image of a  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$  sample that was etched with a defect-selective etchant.

Dislocations in Si<sub>1-x</sub>Ge<sub>x</sub> alloys of  $x \ge 0.9$  were revealed by etching in a 5:10:11 solution of hydrofluoric acid (HF), nitric acid (HNO<sub>3</sub>) and acetic acid (CH<sub>3</sub>COOH) with 30 mg of dissolved iodine (I<sub>2</sub>). (46) This mixture yields an etch rate of ~300 nm/sec, requiring a quick (~1 sec) dip and a high-Ge content SiGe cap thickness of >1 µm to safely prevent etching of dislocations in the underlying

graded buffer. EPD was used in conjunction with PVTEM to monitor the quality of the epitaxial material used in this thesis.

#### 3.4.6 RAMAN SPECTROSCOPY

Peaks of Raman spectra correlate to bond vibrational states. From these peak locations, it is possible to extract information about both SiGe alloy composition and strain in thin films. Raman spectroscopy has the ability to characterize films with film thicknesses as low as 10 nm, with a lateral resolution equivalent to the laser spot size. In contrast, X-ray diffraction typically requires thin films be at least 100 nm thick, and hence is undesirable for the direct analysis of ultra-thin 10 nm strained-Si layers on SiGe.

# 3.4.7 SECONDARY ION MASS SPECTROSCOPY

Secondary ion mass spectroscopy (SIMS) is a useful technique for determining the composition profile near the surface of a structure. The method utilizes a focused ion beam to sputter ions from the surface of the sample to be probed, and these secondary ions are then collected at a mass spectrometer. These composition data, when combined with the milling rate of the focused on beam for the particular sample, allows for the determination of composition with depth.

SIMS is utilized extensively in **Chapter 7**, where the distribution of implanted  $H^{+}$  in SiGe alloy layers is studied.

#### 3.4.8 RUTHERFORD BACKSCATTERING SPECTROMETRY

Rutherford backscattering spectrometry (RBS) is a useful technique for measuring the composition profile of a structure. The method employs bombarding a sample with a high-energy He<sup>+</sup> or He<sup>++</sup> ion beam. Helium ions which strike the nucleus of the sample being studied will be backscattered into a detector. The energy of these backscattered He ions provides quantitative information about the composition profile of the structure. Additionally, the counts (i.e. number of backscattered ions detected) obtained under a channeling condition, when combined with the counts obtained under a random orientation condition, can allow for the determination of damage with depth.

RBS is utilized in Chapter 7, where the implantation damage in Himplanted SiGe alloy layers is studied. The ion beam used in this work will be a 2.275 MeV He<sup>++</sup> beam.

# 3.5 CONCLUSION

An overview was provided of the various growth and characterization methods employed for relaxed graded SiGe buffers, as well as the  $\varepsilon$ -SiGe and GaAs structures deposited on these buffers. These methods will be applied throughout the remainder of this thesis.

# CHAPTER 4: DEVIATIONS FROM IDEAL NUCLEATION-LIMITED RELAXATION IN SIGE/SI

"Egon, this reminds me of the time you tried to drill a hole through your head. Remember that?"

- Dr. Peter Venkman

# 4.1 INTRODUCTION

Throughout the past three decades there has remained a pervasive interest in the heteroepitaxial growth of lattice-mismatched semiconductor systems, i.e. the growth of films on substrates with dissimilar lattice constants. To date, the relaxed graded buffer approach has remained the state-of-the-art method for monolithically integrating low defect density, lattice-mismatched materials. The method has been successfully demonstrated using several materials systems, including relaxed graded SiGe on Si substrates (i.e.  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si) (8, 9), InGaP on GaP substrates ( $\nabla_y$ [In<sub>y</sub>Ga<sub>1-y</sub>P]/GaP) (10), and InGaAs on GaAs substrates ( $\nabla_z$ [In<sub>z</sub>Ga<sub>1-z</sub>As]/GaAs) (11, 12). In particular, the  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure has proven successful for the fabrication of high-mobility strained-Si and strained-Ge devices (16-21), as well as the Ge/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si platform for the subsequent growth of III-V devices such as lasers (22, 23), waveguides (24), and high-efficiency solar cells. (25, 26) In this system, scaleable  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structures with dislocation densities on the order of 10<sup>5</sup>– 10<sup>6</sup> cm<sup>-2</sup> can be fabricated across the entire composition range. (28)

Previous work on high-quality, low threading dislocation density relaxed graded buffer heterostructures has primarily focused on growth at successively higher temperatures. (9, 10, 15, 28, 47) Leitz *et al.* (28) explored low-Ge content  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structures, and found that under nucleation-limited relaxation conditions the threading dislocation density (TDD),  $\rho$ , displays the exponential dependence on the growth temperature predicted by Fitzgerald *et al.* (15), as given by

$$\rho = \frac{2R_g R_{gr} \exp\left(\frac{E_{glide}}{kT}\right)}{bBY^m \varepsilon_{eff}^m}$$
[4.1]

where  $R_g$  and  $R_{gr}$  are the growth and compositional grading rates, respectively, m is an exponent with a value generally between 1 and 2, B is a constant, T is the temperature, Y is the modulus, k is Boltzmann's constant,  $E_{glide}$  is the activation energy for dislocation glide, and b is the Burger's vector magnitude and the dislocations are assumed to be 60° dislocations. (15) Note that this expression is not exact but is an appropriate reduction of the full differential equation required for exact analysis. (9) Nonetheless, it is an appropriate guide for thick graded buffers grown at temperatures > 700 °C. The three parameters which offer the most flexibility to the experimentalist are the growth rate, the grading rate, and the growth temperature. It is worth noting, however, that one cannot simply decrease the growth and grading rates to lower the TDD. For example, by grading slower one would produce a thicker buffer, a result which further limits the amount of III-V material that can be subsequently deposited without the appearance of microcracks. (48) In addition, by growing slower the growth times could quickly become impractically long. Therefore, the most effective variable is the growth temperature, which should be as high as possible to ensure efficient relaxation with a low threading dislocation density. We also note here that Eqn. **4.1** represents a steady-state glide model of graded buffer growth. However, we do not track nucleation and annihilation rates in this model as they are in balance, leading to a steady-state expression.

Our previous experiments have persistently demonstrated that the threading dislocation density rises from the mid- $10^5$  cm<sup>-2</sup> to low  $10^6$  cm<sup>-2</sup> range while grading to a final composition from 50% Ge to a final composition of 100% Ge, as shown in **Figure 4.1**. (*28*) While the development of the TDD in SiGe buffers of  $x_{Ge} \le 0.6$  has been well characterized in the literature, the exact cause of the escalation in the TDD between  $0.6 \le x_{Ge} < 1$  has remained elusive due to less of a concentration on relaxed buffer quality in this composition range. It has recently been demonstrated that approximately  $2 \times 10^5$  cm<sup>-2</sup> TDD levels were achieved at Ge compositions as high as Si<sub>0.10</sub>Ge<sub>0.90</sub>, (*49*) suggesting that the

increase in TDD in high-Ge content SiGe buffers may in fact occur during grading from 90 to 100% Ge.



**FIGURE 4.1** – Evolution of the TDD in relaxed graded SiGe structures with increasing Ge concentration. Note the dramatic rise observed between Ge fractions of 0.6 and 1. Image courtesy of C. W. Leitz. (*28*)

In this study, we attempt to investigate the rise in dislocation density for Ge-rich buffers and in the process determine the cause of this escalation. Additionally, in accordance with **Eqn. 4.1**, we attempt to offset the detrimental effects of an increased grading rate with a proportionally slower growth rate, thereby potentially maintaining a constant TDD while giving the layers the same amount of time to relax. In this way, the threading dislocation density could theoretically remain constant by allowing dislocations the same amount of time to relax the film, yet one could obtain significantly thinner high Ge-content buffers.

# 4.2 EXPERIMENTAL OVERVIEW

All growth sets in this study utilized offcut to the nearest {111} from (001) and on-axis 150mm Si(001) substrates, which were cleaned for 10 minutes in a  $3:1 H_2SO_4:H_2O_2$  solution followed by a 1 minute 10:1  $H_2O:HF$  dip that left the

surfaces hydrophobic prior to growth. The samples were then compositionally graded at 10% Ge µm<sup>-1</sup> to Si<sub>0.50</sub>Ge<sub>0.50</sub> at 25 mT and 900 °C, followed by the deposition of a uniform 2 µm Si<sub>0.50</sub>Ge<sub>0.50</sub> cap layer. In order to reduce the crosshatch roughness inherent to such layers and free threading dislocations from dislocation pileups, the samples were then chemical mechanical polished (CMPed) leaving approximately 1.5  $\mu$ m of Si<sub>0.50</sub>Ge<sub>0.50</sub> at the surface. The wafers were again cleaned as described above and growth proceeded to various Ge concentrations between 90 and 100% Ge, at which point each sample was given a 1.5-2 µm cap at the same temperature and pressure as the terminal graded SiGe composition. The experimental parameters of this study are shown in Figure 4.2 and are modified from previous reports by our group. (41) These changes, in accordance with Eqn. 4.1, reflected an attempt to maintain the highest possible temperature throughout the 50-100% Ge growth range to allow for improved dislocation kinetics. The upper limit of the growth temperature in the high-Ge content regime was set by the occurrence of gas phase nucleation from the GeH<sub>4</sub> precursor gas used in this study. (40) Prior to growth of GaAs, high-Ge content samples were cleaned by alternately dipping in solutions of 30% H<sub>2</sub>O<sub>2</sub> and 10:1 H<sub>2</sub>O:HF with deionized (DI) water rinses between dips. A final dip in the HF solution left the surfaces hydrophobic prior to growth and GaAs layers were subsequently grown via MOCVD at 700 °C using AsH<sub>3</sub> and trimethyl gallium (TMG) precursors. Details of this III-V growth process on virtual Ge substrates are described elsewhere. (22)



**FIGURE 4.2** - Schematic of the structure and growth conditions used for the samples used in this experiment. Shown at left are the Ge concentrations that delineate each growth regime.

Cross-sectional and plan-view transmission electron microscopy (XTEM and PVTEM, respectively), using JEOL 200CX and 2000FX microscopes, were performed in order to the study the microstructure of the heterostructures in this study. Triple-axis x-ray diffraction (TA-XRD), using a Bede D<sup>3</sup> diffractometer with a Rigaku rotating anode source, was used to measure composition and strain. Defect densities of Ge and Ge-rich SiGe layers were measured with PVTEM and etch pit density (EPD), using standard iodine-based etchants (*46*) and a Zeiss Axioplan optical microscope in differential interference contrast (DIC) mode.

# 4.3 DISLOCATION ESCALATION IN ISOTHERMALLY GROWN RELAXED SIGE BUFFERS

Shown in **Figure 4.3** is a plot of the threading dislocation density as a function of the final Ge concentration in relaxed graded SiGe buffers, all of which were graded at 10 %Ge  $\mu$ m<sup>-1</sup>.



**FIGURE 4.3** – Evolution of the TDD with increasing Ge content as determined by various TDD characterization techniques. Error bars reflect 99% confidence intervals.

As can readily be seen in **Figure 4.3**, there is a significant increase in the threading dislocation density at compositions very near to 100% Ge when grown at 700°C. To illustrate, representative PVTEM micrographs and defect-selectively etched Nomarski images comparing samples graded to 96 and 100% Ge at 700 °C on on-axis Si(001) are shown in **Figures 4.4** and **4.5**. These **Figures** clearly demonstrate a lower TDD value for the 96% Ge sample as compared to the 100% Ge sample, rising from approximately 8×10<sup>5</sup> cm<sup>-2</sup> to 1×10<sup>7</sup> cm<sup>-2</sup> when graded at 700°C. The escalation of the TDD as pure Ge is reached at 700°C is

striking. In accordance with **Eqn. 4.1**, the increased growth temperatures used in this study should have resulted in more efficient relaxation and a reduced TDD value relative to our previous reports. (*41*) While it has long been observed in our laboratory that the TDD value continually rises with continued grading, this observation has been attributed to a mechanism whereby the combined interference of dislocation pileups and surface roughness during the grading process acts to trap dislocations, necessitating the nucleation of additional threading dislocations to continue relaxing the structure. (*50*) However, such effects are relatively subtle under common growth conditions and therefore the increase of nearly an order of magnitude during grading from 96 to 100% Ge must be attributed to another mechanism upsetting the glide-dominated steady-state expression described by **Eqn. 4.1**.



**FIGURE 4.4** – Representative (a) PVTEM and (b) defectselectively etched Nomarski images of a 96% Ge sample grown at 700°C. The average dislocation density for this sample is  $8 \times 10^5$  cm<sup>-2</sup>.


**FIGURE 4.5** – Representative (a) PVTEM and (b) defectselectively etched Nomarski images of a 100% Ge sample grown at 700°C. The average dislocation density for this sample is approximately  $1 \times 10^7$  cm<sup>-2</sup>.

Previous reports of the dislocation dynamics in bulk SiGe alloys have shown that there is a drastic reduction in yield strength for SiGe compositions approaching pure Ge, which was attributed to a loss of the solid-solution strengthening effect with decreasing Si content. (*51*) Furthermore, as the yield strengths of most crystalline materials decrease with increasing temperature, the higher growth temperatures used in this study for more efficient relaxation relative to previous reports are likely to have exacerbated this effect. Such effects are illustrated in **Figure 4.6**, which shows the dependence of the yield strength of various Si<sub>1-x</sub>Ge<sub>x</sub> alloy compositions. We therefore hypothesize that the 100% Ge cap layer did not relax solely from a nucleation-limited relaxation process; rather, Si<sub>0.02</sub>Ge<sub>0.98</sub> and Ge layers are likely much weaker mechanically than even Si<sub>0.04</sub>Ge<sub>0.96</sub> at 700°C due to a loss of the solid-solution strengthening effect that a nucleation-dominated (glide-limited) relaxation process results. Such an effect would explain the drastic escalation in TDD value in compositions near pure Ge.



**FIGURE 4.6** – Yield strength of various SiGe alloys as a function of temperature. Note that in this Figure *x* refers to the Si content of the layer. The applied strain rate was  $1.8 \times 10^{-4}$  s<sup>-1</sup>. Image courtesy of I. Yonenaga. (*51*)

To test this hypothesis, virtual Ge on Si structures were grown at a reduced temperature in an attempt to recover sufficient mechanical strength in the Si<sub>0.02</sub>Ge<sub>0.98</sub> and Ge layers to suppress the transition to a nucleation-dominated regime. The same procedure described above was followed to 96% Ge, i.e. an attempt was made to ensure the most efficient relaxation possible to 96% Ge by growing at the highest possible growth temperature. The growth temperature was then reduced to 550°C, and a 200nm Si<sub>0.02</sub>Ge<sub>0.98</sub> layer and a 1.5  $\mu$ m Ge layer were deposited. A representative PVTEM micrograph and Nomarski image of this sample after defect-selective etching is shown in **Figure 4.7**. It is important to note that the TDD value for this sample is comparable to that observed at 96% Ge, as shown in **Figure 4.4**. As the grading and growth rates for the 98 and 100% Ge layers were essentially identical at 550°C and

700°C, this suggests that the reduction in growth temperature for these compositions is directly responsible for arresting the rampant dislocation nucleation in these high-Ge compositions.





While the reduced growth temperature of 550°C was chosen to explore the possibility of suppressing any mechanical softening of the yield point in these layers, it should be noted that the temperature cannot be significantly reduced beyond this value. Dislocation velocities are known to be exponentially dependent on growth temperature and therefore a severely reduced growth temperature would result in poor dislocation glide efficiency and a concomitant increase in threading dislocation density. Furthermore, as CVD growth depends on the decomposition of source gases, another lower limit is imposed by the fact that growth rates would become impractically low as the growth temperature is reduced below approximately 450°C. A schematic illustrating the transition from nucleation-limited to glidelimited relaxation is presented in **Figure 4.8**. Thus, while previous work in graded buffers has consistently involved successively higher growth temperatures (*9, 10, 15, 28, 47*), this work demonstrates that the growth temperature can reach a limit where dislocation densities can actually escalate with increasing growth temperature.



**Reciprocal Absolute Growth Temperature** 

**FIGURE 4.8** – Schematic representation of the transition from a nucleation-limited to a glide-limited regime with increasing temperature. Note that the activation energy (magnitude of slope) shown here for nucleation is larger than that of glide, as is generally the case.

Since Si<sub>0.04</sub>Ge<sub>0.96</sub> retains a low TDD and GaAs is nearly lattice-matched to this composition at room temperature, it is imperative to investigate GaAs growth on a mixed Si-Ge surface. We deposited GaAs on the Si<sub>0.04</sub>Ge<sub>0.96</sub> structure using our previously described MOCVD growth procedure for GaAs on Ge. (*22*) Shown in **Figure 4.9** is a cross-sectional TEM micrograph of a GaAs film grown on a 6° offcut Si<sub>0.04</sub>Ge<sub>0.96</sub> sample, which shows that GaAs nucleates on this alloy identically to pure Ge, i.e. without the formation of APBs.



**FIGURE 4.9** – XTEM micrograph of GaAs grown via MOCVD at 700°C on  $Si_{0.04}Ge_{0.96}/\nabla_x[Si_{1-x}Ge_x]/Si$ .

As a result of its close lattice-match with GaAs and the fact that low TDD values are demonstrated without dislocation nucleation or the retention of significant elastic strain, we assert that a composition of  $Si_{0.04}Ge_{0.96}$  is an effective way to integrate GaAs on Si with a lower TDD than on 100% Ge buffers.

## 4.5 ESCALATION IN TDD DUE TO LOCAL REDUCTION IN $\varepsilon_{eff}$

For many III-V devices on Si, such as high-efficiency multi-junction solar cells and vertical-cavity surface-emitting lasers, it would be highly desirable to reduce the thickness of the high-Ge content portion of the SiGe buffer due to the significant thermal mismatch this region adds. To this end, a control set was therefore graded to Si<sub>0.04</sub>Ge<sub>0.96</sub> on Si(001) offcut 2° to [110] at various grading rates to observe the effect of increasing the grading rate on the TDD using the optimum growth conditions defined by the previous experimental set.

The effects of altering the growth and grading rates on the threading dislocation density relative to a 10% Ge  $\mu$ m<sup>-1</sup> control sample are summarized in **Figure 4.10**. Shown in **Figure 4.10** is the TDD value of a sample that was grown at a reduced growth rate, yet for the same amount of time as the 10 %Ge  $\mu$ m<sup>-1</sup> reference sample. A direct consequence of this approach is that the grading rate

increases proportionally, thereby resulting in a thinner buffer. This sample was grown owing to the fact that it is predicted by **Eqn. 4.1** that one could grade faster, yet grow proportionately slower for the same amount of time and thereby fabricate thinner layers without an increased TDD value. This experiment clearly shows, seemingly in contrast with **Eqn. 4.1**, that such an approach results in a significant penalty with regard to threading dislocation density.



**FIGURE 4.10** – Plot of threading dislocation density versus grading rate under various growth conditions as determined by various TDD characterization techniques. Error bars reflect 99% confidence intervals.

Representative PVTEM and defect-selectively etched Nomarski optical micrographs comparing samples graded at 17 %Ge  $\mu$ m<sup>-1</sup> to 96% Ge at various growth rates are shown in **Figures 4.11** and **4.12**. The growth rate of the sample shown in **Figure 4.11** was roughly half that typically employed for grading to Ge on Si, which is shown in **Figure 4.12**. The strain fields of the misfit dislocation arrays are closer to the surface for these samples than a typical sample graded at 10 %Ge  $\mu$ m<sup>-1</sup> owing to the higher grading rate, which reduces the critical

thickness,  $h_c$ , and brings the misfit dislocations closer to the surface. Therefore, the strain field variation at the surface is larger. In addition, the strain fields influence the surface morphology of the growing layers as adatoms will tend to move from regions of high strain to regions of low strain during growth. (52) Thus, when the growth rate is reduced in the presence of these strain fields, adatoms have more time to diffuse on the surface from relatively high to low energy sites. The net result is that the surface evolves to a significantly rougher surface, whereby previously mobile dislocations can subsequently get trapped, thereby resulting in even more strain inhomogeneity in these regions and hence more trapping. The cycle quickly escalates into the observed behavior exhibited in **Figure 4.11**.



**FIGURE 4.11** – Representative (a,c) PVTEM and (b) defectselectively etched Nomarski images of a Si<sub>0.04</sub>Ge<sub>0.96</sub> sample graded at 17% Ge  $\mu m^{-1}$  at a reduced growth rate. The local dislocation density of this sample varies considerably, owing to drastic changes in surface morphology.



**FIGURE 4.12** – Representative (a) PVTEM and (b) defectselectively etched Nomarski images of a  $Si_{0.04}Ge_{0.96}$  sample graded at the same rate as **Figure 4.11** but grown at a higher growth rate. The dislocation density of this sample is approximately  $1-2 \times 10^6$  cm<sup>-2</sup>.

The reduction in growth rate relates directly to the observed surface morphology in the following way. The strain fields of misfit dislocations tend to influence the surface morphology of the growing layers, as adatoms will tend to move from regions of high strain to regions of low strain during growth. (*52*) Thus, when the growth rate is reduced in the presence of these strain fields, adatoms have more time to diffuse on the surface from relatively high to low energy sites. The net result is that the surface evolves to a significantly rougher surface, whereby previously mobile dislocations can subsequently get trapped, thereby resulting in even more strain inhomogeneity in these regions and hence more trapping. The cycle quickly escalates into the observed behavior exhibited in **Figure 4.11**.

Implicit assumptions in **Eqn. 4.1** are that the surfaces are planar and that dislocation-dislocation interactions are non-existent. In the faster grading rate, lower growth rate structures the surfaces are not planar and dislocations interact with these surfaces as well as previously-trapped threading dislocations, resulting in dislocation pileups. (*50, 53*) A schematic of such an event is shown below in **Figure 4.13**.



**FIGURE 4.13** – Schematic illustrating the mechanism by which threading dislocations may become trapped by orthogonal misfit dislocation segments. Image courtesy of S. Samavedam *et al.* (50)

A direct consequence of the formation of dislocation pileups is that mobile dislocations will tend to slow down in their presence, as indicated by the trapping of dislocations exhibited in **Figure 4.11**. Thus, there is a local decrease in the effective elastic strain and a concomitant local decrease in the glide and relaxation efficiencies. As dislocations approach and are trapped in the vicinity of these pileups, it becomes necessary for additional dislocation population, in accordance with **Eqn. 4.1**. This results in the formation of the cellular structure shown in **Figure 4.11**, as hypothesized earlier by Leitz *et al.* (*28*), a schematic of which is reproduced in **Figure 4.14**.



**FIGURE 4.14** – Idealized schematic of a predicted cellular dislocation structure. Image courtesy of Leitz *et al.* (28)

As illustrated in **Figure 4.14**, dislocations in such a cellular structure would theoretically be able to glide freely within the cells to relieve strain, but would become trapped as dislocation pileups were approached owing to a local reduction in the effective elastic strain. As a result, the mobile dislocation density would soon fall to a level which is insufficient to allow for the continued relief of the applied strain, a condition which would serve to necessitate the nucleation of additional dislocations within the cells. As a result, the density of mobile dislocations would be approximately that required under equilibrium conditions at all times, yet the overall dislocation density could be far greater than that required under ideal relaxation conditions owing to the fact that dislocations would be trapped in dislocation pileups. This is demonstrated in **Figures 4.11** and **4.12**, in which the density of dislocations in the regions without severe crosshatch is approximately equivalent.

It therefore appears that the high overall TDD of this coupled gradinggrowth rate sample is not due to a breakdown of **Eqn. 4.1**, but essentially due to the fact that the growth rate,  $R_g$ , and grading rate,  $R_{gr}$ , have strong influences on the effective strain,  $\varepsilon_{eff}$ . A rough surface adds barriers to threading dislocation motion through a reduction in  $\varepsilon_{eff}$  forcing the threading dislocation to glide. In this way, it appears that the presence of an increased grading rate (and therefore increased strain field intensity) and a reduced growth rate allows the surface to evolve closer to its ideal equilibrium crosshatch configuration. Alternatively, it appears that by depositing at high rates, surface diffusion, and hence the formation of an equilibrium crosshatch surface, is suppressed. Thus, we speculate that a suppression of surface roughness through a sufficiently high growth rate may in turn serve to keep  $\varepsilon_{eff}$  sufficiently high for efficient glide relaxation to take place. Clearly, then, in the "thin buffer regime"  $R_g$  and  $R_{gr}$ become inherently linked to  $\varepsilon_{eff}$  through surface roughening, and thus in **Eqn. 4.1**,  $R_g$ ,  $R_{gr}$ , and  $\varepsilon_{eff}$  are not independent variables.

We note that while we have shown that reduced deposition rates can result in poor quality material, it is likely that deposition rates can be too high for efficient strain relaxation to proceed, as well. This is due to the fact that in the growth of relaxed graded buffers the deposition rate is directly proportional to the rate at which mismatch strain is applied to the system. To illustrate, by depositing too quickly one would likely mirror the results of high-mismatch strain relief, which is well known to result in the rampant nucleation of dislocations.

Thus, we see that for a given growth rate the grading rate cannot be arbitrarily reduced below 10 %Ge  $\mu$ m<sup>-1</sup> as it would result in an excessively thick buffer. Similarly, for a given grading rate we see that the growth rate cannot be arbitrarily reduced as it allows the surface too much time to evolve towards equilibrium, i.e. a surface with deep crosshatch. However, excessively high growth and grading rates would result in significant dislocation escalation owing to the fact that strain is applied to the system too quickly. Further compounding the problem is that both the grading and growth rates are linked through the effective strain term,  $\varepsilon_{eff}$  due to surface roughness. While there exists no simple analytic expression linking the grading and growth rates to  $\varepsilon_{eff}$ , it is clear that in

83

order to obtain efficient glide relaxation with low TDD values, the growth and grading rates must be judiciously chosen so as to suppress roughening and therefore maintain a moderate global value for  $\varepsilon_{eff}$ .

## 4.6 CONCLUSION

We have investigated the evolution of the TDD in relaxed graded SiGe buffers in the high-Ge composition range, using the highest growth temperatures possible without the onset of gas-phase nucleation from the GeH<sub>4</sub> precursor gas used in this study. We found a significant rise in TDD from approximately  $8 \times 10^5$  cm<sup>-2</sup> to  $1 \times 10^7$  cm<sup>-2</sup> as pure Ge was reached from Si<sub>0.04</sub>Ge<sub>0.96</sub> at 700°C. Similar to previous reports of Ge-rich bulk SiGe alloys, we attribute this observation to mechanical weakening due to a loss of the solid-solution strengthening effect as a pure Ge composition is approached. While this leads to significant dislocation nucleation at the temperatures required for efficient strain relaxation, we demonstrated that this dislocation nucleation in Si<sub>0.02</sub>Ge<sub>0.98</sub> and Ge can be suppressed through a sufficiently reduced growth temperature. Thus we have observed a transition from nucleation- to glide-limited relaxation during graded buffer growth.

Furthermore, by coupling the grading and growth rates by growing at reduced growth rates for the same time as a 10 %Ge  $\mu$ m<sup>-1</sup> reference, we demonstrated a drastic escalation in the threading dislocation density. This is not due to a breakdown of the theoretical basis underpinning **Eqn. 4.1**, but rather the increased roughness induced by the combined effects of more intense strain fields due to higher grading rates and increased surface diffusion. This increased surface roughness leads to a progressive cycle of dislocation trapping and generation, which serves to further reduce the effective strain,  $\varepsilon_{eff}$ , on dislocations, thereby necessitating an increase in the TDD. In this way, we have shown that the key to obtaining thin, low TDD buffers centers around judiciously choosing grading and growing rates which allow for a high  $\varepsilon_{eff}$  value to be

maintained, but neither of which is so high that rampant escalations in the dislocation density are observed owing to excessively high strain application rates.

# **CHAPTER 5: RELAXED SIGE BUFFER BONDING**

"Nobody choosed anything!"

– Dr. Peter Venkman

## 5.1. INTRODUCTION

The relaxed graded buffer approach has defined the state-of-the-art for high quality lattice-mismatched integration for more than a decade. (9) However, one significant drawback posed by the method is that several microns of graded material as well as ~1µm or more of uniform composition are typically required to attain essentially relaxed layers of arbitrary lattice constant. The microns of separation between the surface layer and the underlying substrate can significantly complicate certain processes, such as photolithography, thereby limiting the true integration potential of the approach. The method described in this chapter serves to circumvent this problem by transferring the desired surface layer directly to another Si wafer, thereby significantly increasing the integration potential of the relaxed graded buffer method.

## 5.2 BACKGROUND

The overall process for fabricating engineered substrates via the relaxed buffer bonding method can actually be divided into two distinct sub-processes: wafer bonding and layer transfer. Each of these sub-processes will now be described in detail.

## 5.2.1 WAFER BONDING

In general, wafer bonding processes involve bringing a first wafer, denoted the donor wafer, in contact with another wafer, which is denoted the handle wafer. The wafers are then annealed for sufficient time at a sufficiently high temperature (time/temperature depending on the materials being bonded) in order to form strong covalent bonds across the bonded interface.

There are several key aspects to successful wafer bonding; particularly important parameters are the state of cleanliness and the surface roughness of

88

the substrates to be bonded. Particles are another subject of great concern in the wafer bonding process, as a particle will typically serve to disrupt the bonding process over an area much larger than its own size. Essentially, for successful bonding it is desirable to have the cleanest, smoothest wafer surfaces possible prior to bringing the wafers into physical contact. (54)

There are two general types of Si-based wafer bonding: hydrophilic and hydrophobic bonding. (55) Hydrophilic bonding is typically employed for Si/oxide or oxide/oxide bonding, while hydrophobic bonding is typically employed for direct Si/Si bonding with no oxide layer present at the bond interface. Typical substrate pre-bond clean chemistries for each type are presented in **Table 5.1**.

Hydrophilic Hydrophobic Purpose [Si/Si] [Si/oxide or oxide/oxide] 10 min 3:1 ( $H_2SO_4:H_2O_2$ ) **Organic clean** 10 min 3:1 (H<sub>2</sub>SO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>) 15 sec 50:1 (H<sub>2</sub>O:HF) 15 sec 50:1 (H<sub>2</sub>O:HF) **Oxide strip** 15 min 5:1:1 (H<sub>2</sub>O:H<sub>2</sub>O<sub>2</sub>:HCl) 15 min 5:1:1 (H<sub>2</sub>O:H<sub>2</sub>O<sub>2</sub>:HCl) Metal clean N/A 1 min 10:1 (H<sub>2</sub>O:HF) Oxide strip

**Table 5.1** – Clean chemistries for hydrophilic and hydrophobic bonding.

Note that the cleans are similar except that the hydrophilic clean does not employ a final 10:1 H<sub>2</sub>O:HF dip, while the hydrophobic clean does (typically without a final DI water rinse). Thus, the hydrophilic cleaning schedule theoretically leaves the bonding surfaces metal-free with a surface chemical oxide terminated by –OH groups, while the hydrophobic cleaning schedule theoretically leaves the bonding surfaces metal-free and H-terminated, similar to the pre-epi clean described in **Chapter 3**. Upon annealing, the general reactions for forming strong, covalent bonds at the interface are given by (55)

Hydrophilic bonding: Si-OH + OH-Si  $\rightarrow$  Si-O-Si + H<sub>2</sub>O (g) [5.1]

Hydrophobic bonding:  $Si-H + H-Si \rightarrow Si-Si + H_{2(g)}$  [5.2]

As shown in **Figure 5.1** for the case of bonding Si substrates, annealing temperatures in excess of 250-300°C and 500-600°C are needed to form strong covalent bonds under hydrophilic and hydrophobic bonding conditions, respectively.



**FIGURE 5.1** – Bond strength as a function of anneal temperature for hydrophilic and hydrophobic bonding processes. Image courtesy of Ref. (*55*).

Unfortunately, the high annealing temperatures required for the formation of covalent bonds at the bonding interface can cause severe problems when bonding dissimilar substrates. This is due to the fact that the stress arising from differences in thermal expansion can preclude the possibility for substrates of dissimilar materials remaining bonded after cooldown. Furthermore, while bulk wafer bonding of both GaAs and Ge to Si has been demonstrated, (*56, 57*) GaAs and Ge substrate diameters will always trail that of Si, forever relegating substrates made in this way to trailing-edge CMOS foundries. As a result, it is highly desirable that bonding involve bulk Si wafers for both the handle as well as donor substrates.

#### 5.2.2 GENERAL LAYER SEPARATION TECHNIQUES

After successful bonding, it remains for the desired layer to be physically transferred from the donor wafer to the handle wafer. To this end, two general layer transfer processes are typically employed: the grind and etchback method and the layer exfoliation method.

The grind and etchback process involves bringing the wafers into physical contact and annealing to form covalent bonds, followed by mechanical grinding of the backside of the donor wafer to ~50-100  $\mu$ m. (*58-60*) Selective chemical etching is then employed to remove the remainder of the donor structure, thereby leaving the intended transfer layer bonded to the handle substrate. (*61-63*) Selective etchstop layers can be employed to provide more control over the etching process.

In the layer exfoliation, or Smart-Cut<sup>®</sup>, process (64-66), molecular or atomic hydrogen ions ( $H_2^+$  and  $H^+$ , respectively) are implanted into the donor structure. The inherently low solubility of hydrogen in bulk semiconductors (~10<sup>7</sup> cm<sup>-3</sup>), (67) combined with the damage introduced through the implantation process, results in layer splitting at a depth slightly shallower than the peak implant concentration after annealing the bonded wafer pair for sufficient time/temperature. (68) Process flow diagrams of the grind and etchback and layer exfoliation processes are shown in **Figure 5.2**.

91



**FIGURE 5.2** – Process flow diagrams of (a) the grind and etchback and (b) layer exfoliation by hydrogen-induced splitting processes. Images courtesy of A. J. Pitera. (13)

As can be seen from **Figure 5.2**, one significant drawback to the above approaches is that the original donor substrate is essentially discarded after layer transfer is completed. From an economic standpoint, it would be extremely advantageous to recover this investment (especially for donor structures utilizing relatively costly relaxed graded buffers). Accordingly, the topic of potentially reusing  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structures will be revisited in **Chapter 7**.

## 5.3 THE RELAXED BUFFER BONDING PROCESS

As discussed in **Chapter 2**, the  $\nabla_x[\text{Si}_{1-x}\text{Ge}_x]/\text{Si}$  platform is particularly useful for the fabrication of layers with arbitrary strain states. Relaxed buffer bonding (RBB) is a promising approach wherein a relaxed graded buffer is first utilized to obtain a low dislocation density platform of arbitrary lattice constant. After suitable planarization, a transfer structure is then grown on this graded buffer at a reduced temperature in order to suppress surface roughening, and the donor substrates are subsequently bonded to Si or oxidized Si handle wafers. However, further value is added to the relaxed graded buffer approach in that the RBB method solves several technical issues related to bulk bulking, such as the thermal stress induced from bonding dissimilar substrates. Generalized process flows for adapting the previously mentioned layer transfer processes to the RBB approach are shown in **Figures 5.3** and **5.4**.



**FIGURE 5.3** – Process flow diagram of the grind and etchback using a relaxed graded SiGe buffer, showing (a) growth of SiGe graded buffer and surface planarization, (b) regrowth of etchstop and transfer layers, (c) wafer bonding to handle wafer, (d) backside grinding and Si etch stopping in graded layers, (e) selective SiGe removal, and (f) optional removal of stop layer. Process flow diagram courtesy of G. Taraschi. (*36*)



**FIGURE 5.4** – Process flow diagram for generic delamination via implantation layer transfer method combined with stop layer(s): (a) growth of SiGe graded buffer and surface planarization, (b) regrowth of stop and transfer layer(s) followed by ion implantation (c) wafer bonding to handle wafer, (d) delamination of the wafer pair at the implant depth, (e) selective SiGe removal stopping on stop layer, and (f) optional removal of stop layer. Process flow diagram courtesy of G. Taraschi. (*36*)

## 5.4 EXISTING PLATFORMS FROM RELAXED SIGE BUFFER BONDING

The relaxed buffer bonding process outlined above has been employed by our group to fabricate several novel semiconductor heterostructures using SiGe graded buffers. One of the first demonstrations of this technique was silicon-germanium on insulator (SGOI). (69-71) A cross-sectional TEM micrograph of such a structure is shown in **Figure 5.5**.



**FIGURE 5.5** – Cross-sectional TEM micrograph of SGOI substrate from relaxed SiGe buffer bonding. Image courtesy of G. Taraschi *et al.* (70)

Owing to issues related to diffusion and contact metallurgy, the Ge in SGOI leads to the need to re-optimize the CMOS fabrication process. A Ge-free option was soon created to alleviate this problem which incorporates a strained-Si device channel transferred directly to oxide. (72) A cross-sectional TEM micrograph of this strained-Si on insulator (SSOI) structure is shown in **Figure 5.6**.

| Strained         | Si     |
|------------------|--------|
| SiO <sub>2</sub> |        |
| Si substrate     | 100 nm |

**FIGURE 5.6** – Cross-sectional TEM micrograph of SGOI substrate from relaxed SiGe buffer bonding. Image courtesy of T. A. Langdo *et al.* (72)

As outlined in **Table 1.1**, the charge carrier mobilities of Ge are far superior to that of bulk Si. Combining the enhanced charge carrier mobilities of

Ge with the added performance of an on-insulator platform would serve to create an enormously powerful CMOS platform. An additional benefit to this Ge-oninsulator (GOI) platform is the fact that owing to its close lattice match, it can also serve as a template for the subsequent deposition of GaAs. Therefore, the GOI structure is promising for the integration of enhanced microelectronic as well as optoelectronic devices. A cross-sectional TEM micrograph of a GOI structure fabricated in our group (73) is shown in **Figure 5.7**.



**FIGURE 5.7** – Cross-sectional TEM micrograph of GOI substrate from relaxed SiGe buffer bonding. Image courtesy of A. J. Pitera *et al.* (73)

## 5.5 CONCLUSION

Relaxed buffer bonding is a powerful technique for creating and transferring layers of arbitrary strain state to alternate handle wafers. The technique is highly flexible and has enabled the development of a multitude of novel platforms which are attractive for future CMOS generations. The techniques from this chapter will be applied throughout the remainder of this thesis in an attempt to add further value to the relaxed SiGe buffer platform.

## CHAPTER 6: NOVEL HIGH THERMAL CONDUCTIVITY CMOS PLATFORMS BY RELAXED SIGE BUFFER BONDING

"Personally, I liked the university. They gave us money and facilities; we didn't have to produce anything! You've never been out of college! You don't know what it's like out there! I've 'worked' in the private sector. They expect 'results'."

- Dr. Ray Stantz

## 6.1 INTRODUCTION

Over the past decade, the relaxed graded SiGe buffer has enabled the development of a multitude of novel CMOS-compatible strained-Si, -SiGe, and -Ge heterostructure platforms with enhanced carrier transport properties relative to bulk Si. (8, 9, 16-21, 74) However, one significant drawback to the relaxed graded SiGe buffer platform is the low thermal conductance offered by the graded structure, which serves to increase the device's operating temperature and therefore reduce the carrier mobilities and drive currents. The research in this chapter is therefore devoted to the study of structures which would retain the increased carrier mobilities of strained-Si devices, yet provide an enhanced thermal conductivity in the vicinity of the device.

# 6.2 THE SELF-HEATING EFFECT AND THE NEED FOR HIGH THERMAL CONDUCTIVITY PLATFORMS

The Joule heating present in CMOS devices results in a local temperature increase near the device channel, a condition known as the self-heating effect. This self-heating effect is especially pronounced in high power devices and can lead to a significant reduction in both mobility and drain current. (*75*) One way to solve the thermal conductivity issue for high power devices on the relaxed SiGe platform would be to reduce the thickness of the buffer, which is typically on the order of several microns. Previous attempts to realize thin relaxed SiGe layers on Si have included ion implantation of either a Si wafer prior to growth or a strained SiGe layer after growth to drive relaxation. (*76-78*) However, such films are not entirely relaxed and typically have significantly higher defect densities than conventional relaxed SiGe buffer layers. While reports have also been made of SiGe layers grown at significantly reduced temperatures, (*79, 80*) these layers do not approach complete relaxation unless thickness values of at least ~500nm are attained. Furthermore, this low temperature deposition method is incompatible with most commercial growth processes, such as chemical vapor deposition,

which rely on the thermal decomposition of source gases. Clearly, the successful realization of a commercially viable, yet thin and fully relaxed SiGe layer with a low threading dislocation density on Si remains an elusive goal.

An alternative method is to remove the SiGe buffer from the structure altogether while still obtaining the desired properties for the strained film using a layer transfer process. Successful demonstrations of layer transfer using relaxed SiGe buffers have included strained-Si on insulator (SSOI), silicon-germanium on insulator (SGOI), and most recently germanium on insulator (GOI). (70, 72, 73, 81-84) For high power devices, however, a significant drawback to the SSOI, SGOI, and GOI platforms is that the intermediate oxide layer results in a dramatically reduced thermal conductivity near the active device regions relative to bulk silicon substrate, similar to the aforementioned strained-Si on relaxed SiGe buffer. Temperatures in SOI devices, for example, have reportedly increased as much as 100 K under static conditions. (85)

For high-power applications, it would be most beneficial to couple the performance gain of strained-Si technology with the high thermal conductivity of bulk Si near the active device regions. Strained-Si on silicon (SSOS) substrate technology has recently been demonstrated, (*86*) in which a strained-Si layer is transferred via hydrophobic wafer bonding directly to bulk Si without intermediary oxide or thick (3-5  $\mu$ m) SiGe layers, thereby making SSOS a direct substitution for silicon substrate. The ability to fabricate such thin, highly strained semiconductor films and place them next to any other semiconductor film creates new directions for engineered substrates. SSOS, for example, is the first homochemical heterojunction, i.e. heterojunction with a significant band offset which is determined solely by the strain state of the materials and not by a composition difference between the layers. Previous reports of similar strained silicon structures grown on relaxed SiGe buffers with similar levels of strain have shown that the strained-Si channel behaves as an electron well with a depth of approximately 130-200 meV. (*87*) The bandgap of such strained-Si layers has

also been determined to be approximately 1 eV. Based on these previous determinations of the band alignment of strained-Si relative to bulk Si, the expected internal band alignment of the SSOS heterostructure is shown in **Figure 6.1**.



**FIGURE 6.1** – Schematic of the expected internal band alignment of the undoped strained-Si ( $\epsilon$ -Si) on Si (SSOS) heterostructure. Values shown are for Si under approximately 1% tensile strain. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.

The expected bandstructure of SSOS substrate, coupled to its superior thermal conductivity near the active device region, would seem to make this structure a useful platform for high-power MOS applications. In addition to SSOS substrate, a structure with a thin layer of relaxed SiGe located between a strained-Si layer and bulk Si substrate will be explored. As will be shown, this strained-silicon-on silicon-germanium-on-silicon (SGOS) structure will exhibit greater promise for MOS devices than SSOS.

## 6.3 FABRICATION AND CHARACTERIZATION OF SSOS AND SGOS

SSOS and SGOS fabrication processes involved growth of relaxed Si<sub>1-x</sub>Ge<sub>x</sub> buffers via ultra-high vacuum chemical vapor deposition (UHVCVD) at 900 °C, which were graded at 10% Ge  $\mu$ m<sup>-1</sup> to a final composition of approximately Si<sub>0.75</sub>Ge<sub>0.25</sub>. This composition was selected in order to achieve approximately 1% tensile strain in the subsequent growth of Si channels. The combination of a low grading rate and a high growth temperature results in essentially complete relaxation with a threading dislocation density of approximately 10<sup>5</sup> cm<sup>-2</sup>. (*28*) The structure was then chemical-mechanical polished (CMP) to reduce the RMS surface roughness to a level suitable for bonding. For SSOS, deposition of 15-18 nm strained-Si transfer layers then occurred at 550 °C in order to preserve planarity at the surface. Similarly, for SGOS, deposition of a strained Si layer with a SiGe spacer and multiple etchstops structure also occurred at 550 °C. A short CMP step was employed after growth of this structure owing to the increased roughness which occurs during substantial regrowth. (*17*) Representative cross-sectional TEM micrographs of such structures are shown in **Figure 6.2**.



**FIGURE 6.2** – XTEM micrographs of (a) a relaxed Si<sub>1-x</sub>Ge<sub>x</sub> (x  $\sim 0.25$ ) buffer, (b) strained silicon layer on relaxed Si<sub>0.75</sub>Ge<sub>0.25</sub> buffer transfer structure for SSOS fabrication, and (c) strained silicon on relaxed Si<sub>0.75</sub>Ge<sub>0.25</sub> transfer structure with multiple etchstop structure for SGOS fabrication.

SSOS substrate without intermediate SiGe or SiO<sub>2</sub> layer was fabricated by wafer bonding followed by grind and etch-back, as shown in the process flow diagram in **Figure 6.3**. The strained-Si on SiGe buffer structure and a Si handle wafer were treated with a modified RCA clean consisting of 10 minutes in  $3H_2SO_4$ : $1H_2O_2$ , 15 sec in  $50H_2O$ :1HF, and 15 min in  $6H_2O$ :1HCI: $1H_2O_2$  (SC-2) at 80°C. This step left the bonding surfaces hydrophilic, therefore a 1 minute immersion in a  $10H_2O$ :1HF solution was employed to remove the surface oxide layer and leave the bonding surfaces hydrophobic. The wafer pairs were then bonded at room temperature and subsequently annealed in N<sub>2</sub> at 800 °C for 2 hours to strengthen the bond.



**FIGURE 6.3** - SSOS process flow schematic showing (a) wafer bonding, (b) backside removal via mechanical grinding and KOH etching, and (c) final structure after SiGe removal.

Layer transfer was accomplished via mechanical grinding and subsequent etching in a 20 wt% KOH solution to remove the remaining backside of the seed wafer and the low-Ge content portion of the graded buffer. Previous work has shown that the narrowing of the SiGe band gap and the SiGe/electrolyte band alignment leads to a natural etch stop for relaxed Si<sub>1-x</sub>Ge<sub>x</sub> at x~0.20. (88) The remaining SiGe buffer then selectively was removed using а dHF:HNO<sub>3</sub>:CH<sub>3</sub>COOH-based etch, where dHF is a dilute HF solution (100 H<sub>2</sub>O:1 HF). Such solutions can have a selectivity of greater than 100 over Si, (69) as shown in Figure 6.4.



**FIGURE 6.4** – Calculated Si and Si<sub>0.75</sub>Ge<sub>0.25</sub> etch rates and selectivity for varying [HNO<sub>3</sub>] and constant [dHF] = 0.15. Image courtesy of Taraschi. (*36*)

SGOS substrate with a thin intermediate SiGe layer was similarly fabricated by wafer bonding followed by grind and etch-back, as shown in the process flow diagram in **Figure 6.5**.



**FIGURE 6.5 -** SGOS process flow schematic showing (a) wafer bonding and anneal, (b) mechanical grind and KOH etch of substrate and low-Ge content buffer, and (c) final structure after SiGe and multiple etchstop removal.

The fabrication of SGOS was nearly identical to SSOS, except that a multiple etchstop structure was employed to allow for more control of the etching process after transfer. For strained silicon layers and Si<sub>1-x</sub>Ge<sub>x</sub> buffers with x less than ~0.2, a 20 wt% KOH solution was used to remove the remaining backside of the seed wafer and the low-Ge content portion of the graded buffer. For strained SiGe and Si<sub>1-x</sub>Ge<sub>x</sub> buffers with x greater than ~0.2, a dHF:HNO<sub>3</sub>:CH<sub>3</sub>COOH-based etch was used, similar to the SSOS structure.

## 6.4 STRAINED SILICON-ON-SILICON (SSOS)

Shown in **Figure 6.6** are cross-sectional transmission micrographs of the SSOS structure (a) before and (b) after SiGe buffer removal. The arrows shown in **Figure 6.6(a)** indicate the location of misfit dislocations with line directions normal to the image plane. Note the average dislocation spacing of these dislocations is approximately 40 nm. The RMS surface roughness of the structure after mechanically grinding and KOH etching was determined via TM-AFM to be approximately 30nm over a 25µm×25µm area, with the crosshatch pattern that is characteristic of relaxed SiGe buffer layers reappearing due to the anisotropic nature of the KOH etch. Shown in **Figure 6.6(b)** is the final SSOS structure, demonstrating the complete removal of the SiGe layer after grinding and etching. At the inset of **Figure 6.6(b)** is a high-resolution TEM micrograph of the bond interface, confirming the absence of an intermediate oxide layer.





Shown in **Figure 6.7** is a PVTEM micrograph of the strained-Si/Si interface after SiGe removal. The network of misfit dislocations is formed upon bonding and is *geometrically necessary* due to the differing in-plane lattice constants of strained-Si ( $a_{\parallel} = 0.548$ nm for strained-Si on Si<sub>0.76</sub>Ge<sub>0.24</sub>) and bulk Si ( $a_{\parallel} = 0.543$  nm). The lack of a perfectly orthogonal array is due to the difference in miscut between the wafers.



**FIGURE 6.7** - Plan-view TEM micrograph showing the misfit array at the bonded strained-Si/Si interface.

If we assume no slight miscut or rotation, we would expect a misfit dislocation spacing, *S*, of

$$S = b_{eff} / \delta = b / (\Delta a / a_{Si})$$
[6.1]

where  $b_{\text{eff}}$ , is the effective Burgers vector,  $\delta$  is the level of strain (0.0094 for strained Si on Si<sub>0.76</sub>Ge<sub>0.24</sub>), and  $\Delta a$  is the difference in the in-plane lattice constants of the layers. Substitution of these values gives a dislocation spacing of 40.9nm, which is approximately the observed spacing. The effective Burgers vector,  $b_{\text{eff}}$ , is equal to  $\mathbf{b}_{\text{eff}}$ =a/2[110] if the interfacial dislocations are edge in character. Edge character of these interfacial dislocations is to be expected, as the misfit array is formed by bonding and not by individual dislocation glide. The interface array is not formed by dislocation glide and therefore the quality of the strained Si layer is determined by the original threading dislocation density in the relaxed buffer and is unrelated to the interface array. Furthermore, in strained Si/SiGe material, the strain is retained if the strained silicon layer thickness is below the critical thickness, leaving Ge interdiffusion as the only mechanism which can relieve strain. (74) Based on these previous results, the thermal stability of subcritical thickness SSOS substrate is expected to be well within the thermal budget of leading-edge CMOS fabrication.

While **Figure 6.7** confirms that an orthogonal dislocation array exists at the interface in SSOS, it remains to be shown that the dislocation array is in fact edge-type in nature. PVTEM micrographs of the strained Si/Si interface are presented in **Figure 6.8** under various 2-beam conditions.
# Moiré interference fringes



**FIGURE 6.8** – A series of plan view TEM micrographs of the strained Si/Si interface, taken using different g directions for Burgers vector analysis of the dislocation network: (a) g=0-44 and (b) g=0-4-4 conditions.

As seen in **Figure 6.8**, there is a periodic array of Moiré interference fringes that is always perpendicular to **g**, with a periodicity of approximately 10 nm. The equation for relating the spacing,  $S_M$ , of Moiré interference fringes to the lattice mismatch between two layers is:

$$S_M = \frac{d_{\varepsilon-\mathrm{Si}}d_{\mathrm{Si}}}{d_{\varepsilon-\mathrm{Si}} - d_{\mathrm{Si}}} = \frac{d_{\varepsilon-\mathrm{Si}}}{\delta}$$
[6.2]

where  $d_{\epsilon-Si}$  and  $d_{Si}$  are the interplanar spacing of the strained-Si and Si layers (approximately 0.097nm and 0.096 nm respectively under  $\mathbf{g} = 440$ -type conditions) and  $\delta$  is the lattice-mismatch between the two layers (0.0094 for the case of strained-Si from relaxed Si<sub>0.76</sub>Ge<sub>0.24</sub>). (89) Substitution of the values results in a calculated Moiré fringe spacing of 10.3 nm, consistent with that shown in **Figure 6.8**.

Given that the transferred strained-Si layer should have the same *in-plane* lattice constant as the Si<sub>0.76</sub>Ge<sub>0.24</sub> layer from which it was transferred (0.548 nm), one can calculate the expected misfit dislocation spacing at the interface for a given twist misorientation,  $\theta$ . A more detailed analysis of the expected dislocation spacing,  $S_D$ , is related to the in-plane lattice constants of the bonded layers and the twist misorientation angle  $\theta$  by

$$S_{D} = \frac{a_{\epsilon-Si}a_{Si}}{[2(a_{\epsilon-Si}^{2} + a_{Si}^{2} - 2 a_{\epsilon-Si}a_{Si}\cos\theta)]^{\frac{1}{2}}}$$
[6.3]

where  $a_{\epsilon-\text{Si}}$  and  $a_{\text{Si}}$  are the interplanar spacing of the strained-Si and Si layers (0.548 nm and 0.543 nm, respectively) and  $\theta$  is the in-plane misorientation angle between the transferred layer and the Si handle wafer. (90) The twist angle between the layers,  $\theta$ , was found via asymmetric {224} triple-axis x-ray diffraction to be approximately 0.25°. (91) Substituting the values of the in-plane lattice constants of the bonded layers and the twist angle of 0.25° into **Eqn. 5.3** results in a calculated dislocation spacing of 38 nm, in excellent agreement with the spacing of the [110]-type dislocation array exhibited in **Figures 6.7** and **6.8**.

We note that while we have achieved the fabrication of SSOS, complete layer transfer was not accomplished, partially owing to non-uniform etching of dislocation cores during the SiGe removal process. Shown in **Figure 6.9** is a cross-sectional TEM micrograph of such an event. Evidence that the selective etching seen in **Figure 6.9** is due to the preferential etching of dislocation cores is offered by the fact that the interspacing of the etched regions is identical to that of the dislocation spacing seen in **Figures 6.6** and **6.7**.



**FIGURE 6.9** - Cross-sectional TEM micrograph showing preferential etching of the misfit array at the bonded strained-Si/Si interface.

A further cause of concern for SSOS substrate is that recent work has shown that misfit dislocations at the interface of strained silicon layers on relaxed SiGe buffers can create large off-state leakage currents in MOS devices. (92) Misfit dislocations are responsible for decreasing the local gate length, thus worsening short channel effects. The gate length shortens by source and drain dopants rapidly diffusing along misfit dislocations. The interfacial misfit array in SSOS differs greatly from the typical interface dislocations at the strained Si/SiGe interface. The strained Si/SiGe interface dislocations are typically very straight and are also at a much greater spacing than the SSOS dislocations. As such, due to differences in dislocation structure between the strained Si/SiGe and SSOS platforms, further study is needed to judge the electrical impact of dislocations in SSOS CMOS applications.

Source-drain contacts typically penetrate deeper into the substrate than the critical thickness of strained Si on relaxed  $Si_{1-x}Ge_x$  ( $h_c$  typically ~10-15nm for x~0.2-0.25), making overlap of the source-drain regions and the interfacial misfit array unavoidable. A schematic of such a situation is shown in **Figure 6.10**.



**FIGURE 6.10** – Schematic diagram showing the overlap of source-drain contacts with the interfacial misfit dislocation array in SSOS substrate.

Simply increasing the thickness of the strained Si layer is not possible, as critical thickness concerns essentially preclude this possibility. SGOS would solve this expected problem by physically distancing the source-drain contacts from the misfit dislocation array, as shown in **Figure 6.11**.



**FIGURE 6.11** – Schematic diagram showing the lack of overlap between the source-drain contacts and the interfacial misfit dislocation array in SGOS substrate.

As a result of the elimination of the overlap of the source-drain regions with the misfit dislocation array, SGOS is expected to be a superior MOS device platform as compared to SSOS.

#### 6.5 SILICON GERMANIUM-ON-SILICON (SGOS)

Shown in **Figure 6.12** are XTEM micrographs of the SGOS structure (a) before and (b) after SiGe buffer removal. As shown in **Figure 6.12(b)**, a thin layer of SiGe separates the strained-Si surface channel from the bulk Si substrate. The inclusion of this thin SiGe spacer layer is expected to aid fabrication and device performance in two key ways. First, since the SiGe distances the surface strained Si layer from the interfacial array, it is expected that the preferential etching issues exhibited in **Figure 6.8** should be greatly reduced. This is primarily due to the fact that the strain fields of edge dislocations have a  $r^{-1}$  dependence. where r is the distance from the dislocation core. Thus, by inserting a layer of relaxed SiGe, the effect of the strain fields on the etching properties will be reduced. Additionally, the inclusion of the relaxed SiGe layer also serves to eliminate the overlap of MOSFET source-drain contacts with the interfacial misfit array when the thickness of the SiGe layer is greater than typical source drain junction depths. This would eliminate any potential detrimental dopant diffusion along the misfits, preventing the high off-state leakage problem seen in strained- $Si/\nabla_x[Si_{1-x}Ge_x]/Si$  CMOS devices with interfacial misfit dislocations.



**FIGURE 6.12 -** Cross-sectional TEM micrographs (a) before and (b) after SiGe and multiple etchstop layer removal.

Clearly, there is significant potential for high-power devices on Si using this method. For example, since the SiGe bonding layer should be fully relaxed, we are free to incorporate previously demonstrated heterostructures on this platform, similar to the fabrication of structures on conventional SiGe buffers (8, 9, 16-21, 74). It should be noted, however, that the SiGe layer thickness should not be arbitrarily increased beyond that required to offset the source-drain contacts from the interfacial array due to its relatively low thermal conductivity. To illustrate, the thermal flux  $\Phi_Q$  through a layer in one-dimension is given by Fourier's Law:

$$\Phi_Q = -k\nabla T \approx -k\frac{\Delta T}{d}$$
[6.4]

where k is the thermal conductivity of the layer,  $\nabla T$  is the temperature gradient in the layer,  $\Delta T$  is the temperature difference across the layer, and d is the thickness of the layer. (93) Thus the ability to draw heat away from the interface is highly dependent on both the material present as well as the thickness of this layer. Specifically, it is the combination of the high d and low k values in conventional SiGe buffers that effectively precludes these structures from highpower applications. For example, relaxed silicon germanium layers with Ge fractions of about 0.25 have significantly reduced thermal conductivities relative to silicon, with values on the order of 0.1 W cm<sup>-1</sup> K<sup>-1</sup> at 300 K. (94) Thus the thermal conductivity of Si<sub>0.75</sub>Ge<sub>0.25</sub> alloy is comparable to an oxide layer (thermal conductivity value of 0.014 W cm<sup>-1</sup> K<sup>-1</sup> at 300 K) and would ordinarily serve to significantly reduce heat extraction from the device channel. (95) However, by effectively reducing the thickness of the buffer layer from several microns to tens of nanometers, the thermal flux in SGOS is significantly enhanced thereby drastically reducing the propensity for the self-heating effect with this platform. This enhanced thermal conductivity relative to conventional SiGe buffer layers should result in a suppression of local temperature increases near the active device regions, which in turn will prevent the reduction in mobility as well as drive

current seen in devices fabricated on poorly conducting substrates. (75) Furthermore, as the thickness of this SiGe layer is epitaxially-defined, there is considerable control over the thickness of this layer.

Shown in **Figure 6.13** is a PVTEM micrograph of the relaxed  $Si_{0.72}Ge_{0.28}/Si$  interface after SiGe buffer and multiple etchstop removal. Similar to the SSOS structure, the network of misfit dislocations forms upon bonding and is geometrically necessary due to the differing in-plane lattice constants of strained-Si ( $a_{\parallel} = 0.549$ nm for strained-Si on relaxed  $Si_{0.72}Ge_{0.28}$ ) and bulk Si ( $a_{\parallel} = 0.543$  nm). Since the difference in the in-plane lattice spacing is approximately the same in this case for relaxed  $Si_{0.76}Ge_{0.24}$  on Si as the previous case for the strained Si layer in SSOS, we would expect the average spacing of the dislocations at this interface to be nearly identical. The observed value of about 40nm exhibited in **Figure 6.13** shows that this is indeed the case.



**FIGURE 6.13 -** Plan-view TEM micrograph showing the misfit array at the bonded relaxed SiGe/Si interface.

Plan-view TEM micrographs from the relaxed SiGe/Si interface are presented in **Figure 6.14** under various 2-beam conditions. Similar to SSOS, the SGOS sample also demonstrates an orthogonal array of edge-type dislocations. The same physics apply for this case, and since the in-plane lattice spacing is the same for relaxed SiGe as for strained-Si, the dislocation structure and

spacing is expected to be nearly identical to the SSOS structure. The twist angle between the layers,  $\theta$ , was found via asymmetric {224} triple-axis x-ray diffraction to be approximately 0.34°. Substituting the values of the in-plane lattice constants of the bonded layers and the twist angle of 0.34° into **Eqn. 6.3** results in a calculated dislocation spacing of 43.7 nm, in excellent agreement with the spacing of the [110]-type dislocation array exhibited in **Figures 6.13** and **6.14**.







**FIGURE 6.14** – A series of plan view TEM micrographs of the relaxed SiGe/Si interface taken using different g directions for Burgers vector analysis of the dislocation network: (a) g=04-4 and (b) g=044 conditions.

By keeping the SiGe layer thin enough to maintain a high overall thermal conductivity in the structure, yet thick enough to prevent overlap of the sourcedrain contact with the interfacial misfit array, SGOS would be a very useful platform for high-power MOS applications. Based upon previous determinations of band alignments of similar structures, the expected bandstructure of the SGOS platform is presented in **Figure 6.15**.



**FIGURE 6.15** – Schematic of the expected internal band alignment of the undoped strained-Si on silicon-germanium on Si (SGOS) heterostructure. Values shown are for  $Si_{1-x}Ge_x$  with x~0.25. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.

We note that one could further extend this method to utilize a compressively-strained SiGe layer in between the strained and bulk Si layers, thereby providing an enhanced mobility path for holes and making such layers useful for PMOS devices. In this way, dual channel devices can be fabricated for high-power CMOS on this platform, similar to previous structures fabricated directly on relaxed SiGe [7-8]. A possible bandstructure of such a platform is presented in **Figure 6.16**.



**FIGURE 6.16** – Schematic of the expected internal band alignment of an advanced undoped strained-Si on silicongermanium on Si heterostructure. Values shown are for Si<sub>1-</sub>  $_x$ Ge<sub>x</sub> with x~0.25. The interfacial misfit array is shown to illustrate its relative location in the structure, not to imply a distribution of levels.

## 6.6 ULTRATHIN SILICON-GERMANIUM-ON-SILICON

In another embodiment of SGOS, the strained Si layer shown in **Figure 6.10(b)** can be selectively removed. A cross-sectional TEM micrograph of such a structure is shown in **Figure 6.17**. This resulting structure removes several microns of graded material as well as the thick uniform cap layer typically present in conventional graded buffers. In addition, as this layer was lattice-matched to the relaxed SiGe buffer from which it was grown, the layer is expected to be essentially fully relaxed.



**FIGURE 6.17 -** Cross-sectional TEM micrograph of an ultrathin relaxed SiGe layer transferred directly to Si.

Raman analysis ( $\lambda$ =514nm) was performed to directly determine if the degree of relaxation in the transferred SiGe layer was equivalent to that of the relaxed SiGe cap layer on which it was grown. Spectra from these samples and a control Si wafer are shown in **Figure 6.18**. The lack of a peak shift in the Raman peak positions indicates that the transferred SiGe layer is indeed fully relaxed.



**FIGURE 6.18** – Raman spectra of the final SGOS structure as well as prior to SiGe cap and etchstop removal.

As this indicates that a strained-Si channel of sub-critical thickness on this platform would necessarily be fully strained, it is reasonable to assume that the thermal stability of a strained-Si layer grown on this structure would be identical to that grown directly on conventional  $\nabla_x[Si_{1-x}Ge_x]/Si$  buffers. In this way, the remaining ultrathin relaxed SiGe layer on Si could be used as an enhanced virtual substrate, i.e. it is otherwise identical to conventional  $\nabla_x[Si_{1-x}Ge_x]/Si$  buffers apart from its reduced thickness. Accordingly, this structure could be used for the subsequent growth of the single- and dual-channel structures previously demonstrated on conventional SiGe buffers, (*8, 9, 16-21, 74*) albeit with a significantly enhanced thermal conductivity near the device region.

### 6.7 CONCLUSION

Two novel semiconductor platforms, strained silicon-on-silicon (SSOS) and silicon germanium-on-silicon (SGOS), were presented. SSOS substrate has an epitaxially-defined, strained silicon layer directly on bulk silicon wafer without an intermediate SiGe or oxide layer. PVTEM revealed a network of misfit dislocations with an average spacing of approximately 40 nm for this structure, corresponding to the full difference in lattice constant between 0.94% strained Si and relaxed bulk Si, respectively. SSOS substrate is interesting in that a *lack* of misfit dislocations would imply relaxation, in contrast with conventional strained heterostructures. The retention of strain implied by the array of edge dislocations at the interface, coupled to the fact that SSOS is entirely composed of silicon, makes this the first report of a *homochemical heterojunction*. Homochemical heterojunctions are a class of materials which exhibit bandstructure offsets due to differences solely in the strain state, not due to changes in composition as are conventionally achieved.

Silicon germanium-on-silicon (SGOS) substrate utilizes a thin layer of SiGe to separate a strained-Si device channel from a bulk Si substrate. Specifically, this epitaxially-defined SiGe layer serves to distance the source and drain contacts from the interfacial array, thereby eliminating the off-state leakage problem SSOS would likely exhibit. Furthermore, by distancing the interfacial array from the overlying etching surface, preferential etching of dislocation is minimized, considerably simplifying substrate fabrication. Raman spectroscopy indicated that the transferred SiGe layer is fully relaxed, and therefore any strained Si channel of sub-critical thickness on this platform would necessarily be fully strained.

# CHAPTER 7: Advanced Donor Structures for Strained-Silicon Layer Transfer

"Hee hee. 'Get her.' That was your whole plan? I like it; it was scientific."

- Dr. Peter Venkman

### 7.1 INTRODUCTION

At present, there is considerable interest in the development of engineered substrates, i.e. substrates with added value and functionality as compared to conventional bulk substrates such as Si and GaAs. (96) Notable examples now under active development include strained silicon-on-insulator (SSOI) (72, 97) and germanium-on-insulator (GOI). (73, 98) SSOI and GOI substrates are attractive platforms for future generations of complimentary metaloxide-semiconductor (CMOS) devices owing to their significantly enhanced carrier mobility values relative to bulk Si and the reduction in parasitic capacitance offered by the on-insulator (OI) platform. However, a noteworthy impediment to the widespread adoption of either of these platforms is that they require a scaleable as well as cost-effective donor platform from which thin strained-Si and Ge layers can be efficiently transferred to large-diameter Si handle wafers. To create relaxed lattice constants of SiGe on Si with low threading dislocation densities in the surface layer, the relaxed graded SiGe buffer (i.e.  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si) (8, 9, 14) has been utilized for both the SSOI as well as GOI platforms. This  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure allows for the realization of an arbitrary lattice constant between that of bulk Si and Ge, thereby allowing for thin layers of Si, Ge, and SiGe to be transferred in either a strained or relaxed state.

In this work, we have investigated the application of buried strained-Si layers in  $\nabla_x[Si_{1-x}Ge_x]/Si$  structures to improve the fabrication of SSOI substrate. Our goals are to investigate H-gettering in strained-Si layers for enhanced exfoliation and to thereby investigate structures incorporating strained-Si layers to potentially re-use  $\nabla_x[Si_{1-x}Ge_x]/Si$  template wafers.

# 7.2 HYDROGEN GETTERING IN TENSILELY STRAINED LAYERS

Relatively large doses of implanted hydrogen are required to induce splitting via the hydrogen-exfoliation process. (66, 99) The dose required for

splitting depends on the composition of the layer in which splitting is induced; (100) however, for all substrate materials the cost of implantation is dependent on the dose required. Thus, there is a continual interest in reducing the implantation dose and therefore cost of layer transfer.

Enhanced gettering of H has been observed in tensile high-Ge content epitaxial layers. In the work of Pitera *et al.*, a buried, tensilely strained Si<sub>0.4</sub>Ge<sub>0.6</sub> layer in relaxed Ge on Si (i.e.  $Ge/\nabla_x[Si_{1-x}Ge_x]/Si$ ) demonstrated significant gettering of implanted hydrogen relative to surrounding relaxed Ge layers, thus greatly simplifying the fabrication of GOI substrate, as shown in **Figure 7.1**. (*101*)



**FIGURE 7.1** – (a) SIMS results showing hydrogen gettering in tensilely strained  $Si_{0.4}Ge_{0.6}$  layers in relaxed Ge and (b) XTEM image showing nanocracks preferentially forming in the gettering layer. Note in (a) that each  $Si_{0.4}Ge_{0.6}$  layer within the structure getters hydrogen. Images courtesy of A. J. Pitera. (13)

(b)

(a)

The primary hydrogen gettering mechanism in that work was the nucleation of platelets within the  $Si_{0.4}Ge_{0.6}$  layer. While the formation of {111}-type platelets with a concomitant local accumulation of hydrogen in ion-implanted bulk semiconductors is a well known phenomenon, the work of Pitera *et al.* demonstrated a significant density of platelets with {100}-type habit planes.

These {100}-type platelets were determined to have preferentially formed in order to relax the biaxial tensile strain in the  $Si_{0.4}Ge_{0.6}$  layer and simultaneously getter hydrogen, thereby considerably improving the layer transfer process. A schematic of the means by which these platelets can partially relieve biaxial tensile stress is shown in **Figure 7.2**.



**FIGURE 7.2** – Schematic of homogeneously-nucleated circular (100) and (010) platelets within a (001)-oriented layer in biaxial tension. Image courtesy of A. J. Pitera. (*13*)

Furthermore, tensile strain can allow for an increase in the solubility of interstitial hydrogen relative to otherwise equivalent relaxed or compressively strained material. This is due to the fact that the introduction of an interstitial impurity atom into a crystal is associated with a local dilation of the surrounding lattice. The energy associated with this process is related to the specific volume of the impurity atom,  $\overline{V}_{H_2^{i}}$ , as well as the stress state in the vicinity of the interstitial site. Accordingly, the energy associated with an interstitially-dissolved hydrogen molecule is given by  $-P\overline{V}_{H_2^{i}}$ . The applied pressure, P, can be expressed in terms of the principal stress components as  $-(\sigma_{xx} + \sigma_{yy} + \sigma_{zz})/3$ . For a layer under biaxial stress,  $\sigma_{xx} = \sigma_{yy}$  and  $\sigma_{zz} = \theta$  Therefore, the solubility of interstitial hydrogen in a layer experiencing a biaxial tensile strain,  $\varepsilon$ , is altered

according to **Eqn. 7.1** where  $[H_2^{1}]_0$  is the solubility in the absence of strain, M is the biaxial modulus of elasticity,  $k_B$  is Boltzmann's constant and T is the absolute temperature.

$$[H_2^{i}](\varepsilon) = [H_2^{i}]_0 \exp\left[\frac{2\varepsilon M \overline{V}_{H_2^{i}}}{3k_B T}\right]$$
[7.1]

Since interstitial hydrogen creates a dilation of the surrounding lattice,  $v_{H_2}$  is always a positive value. Therefore tensile strain ( $\varepsilon > 0$ ) is expected to cause an exponential increase of H solubility while compression ( $\varepsilon < 0$ ) has the opposite effect. (*102*)

Tensile strain should therefore serve to aid layer transfer processes for multiple reasons. The increased solubility of H results in the concentration of H in thin layers specified by epilayer location. Platelet formation results in further gettering of hydrogen on {100}-type planes. As a result, the hydrogen implant is effectively further focused within the layer, thereby potentially reducing the required dose (and therefore cost) of implantation. The formation of these platelets provides a sink for supersaturated hydrogen to come out of solution in the surrounding lattice. As a result, the platelets pressurize with molecular hydrogen and therefore the location of splitting can be determined with greater precision than would otherwise be achieved.

In this work, we attempt to determine if a similar hydrogen gettering method occurs within pure tensile Si, as opposed to tensile Ge-rich layers. Additionally, multiple distributed strained-Si layers were incorporated in each structure in order to study the influence of increases in both damage as well as H concentration, thereby potentially elucidating the platelet formation mechanism in tensilely strained layers with a single implant.

#### 7.3 BURIED STRAINED-SILICON ETCHSTOP LAYERS

To date, the process of layer transfer for the fabrication of engineered substrates such as SSOI and GOI has been non-conservative, i.e. the original  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si donor structure is typically discarded after layer transfer. Re-use of much of the processing incorporated into these donor structures is desirable. Although tensile silicon layers are investigated for H gettering in this work, we also incorporate other strained-Si layers to serve as etchstop layers to aid in deriving a process which can re-use the  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si donor wafers.

Strained-Si has been utilized as a chemically-selective etch-stop layer relative to SiGe in the fabrication of silicon germanium-on-insulator (SGOI) (69. 70, 103), SSOI (72), as well as strained silicon-on-silicon (SSOS) and silicon germanium-on-silicon (SGOS) (86, 104) substrates. A novel extension of this previous work would therefore involve utilizing  $\varepsilon$ -Si layers within the structure to serve not only as transfer and H-gettering layers, but also as a selective etchstop layer within the structure. After splitting via hydrogen-induced layer exfoliation, the surface of the donor substrate would exhibit a significantly damaged surface composed of a portion of the remaining  $\varepsilon$ -Si gettering layer and/or relaxed SiGe. By employing selective SiGe etch chemistries, such as HNO<sub>3</sub>:HAc:dHF (69), the damaged region could be selectively removed, leaving a  $\epsilon$ -Si/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure with a smooth surface. Similarly, the damaged SiGe layer could be selectively removed using a low-temperature wet oxidation step followed by immersion in a dilute HF solution. (72) Regardless of the SiGe removal method used, the remaining  $\epsilon$ -Si/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure could then be re-used by regrowing the donor structure and beginning the implantation and transfer process anew.

# 7.4 RE-USE OF DONOR ∇<sub>x</sub>[SI<sub>1-x</sub>GE<sub>x</sub>]/SI WAFERS USING STRAINED-SI FOR H-GETTERING AND ETCHSTOP LAYERS

A generalized process flow which could utilize strained-Si layers for the reuse of a significant portion of a SSOI donor structure is shown in Figure 7.3. As shown in **Figure 7.3(a)**, a  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structure would be graded out to a terminal SiGe composition and subsequently chemical mechanical polished (CMPed) to reduce the characteristic crosshatch pattern. A transfer structure utilizing the aforementioned strained-Si etchstop, H-gettering, and transfer layers would then be grown at reduced temperatures to preserve planarity at the surface. After deposition of an oxide screening layer, the structure would then be implanted with hydrogen at a depth slightly below the hydrogen gettering layer, as shown in Figure 7.3(b). (68) This donor structure would then be bonded to a Si handle wafer and subsequently annealed to induce layer exfoliation, leaving the donor structure as shown in Figure 7.3(c). Any remaining Si could then be removed via a brief immersion in either a tetramethylammonium hydroxide (TMAH) or KOH solution, followed by a SiGe-selective etch such as that developed by Taraschi et al. (105) Stopping on the strained-Si etchstop would leave the structure as shown in Figure 7.3(d), at which point the transfer structure could then be regrown to the state of Figure 7.3(a) allowing the process to be continued anew. Such a process would therefore allow for the re-use of the original substrate, graded buffer growth, as well as the CMP step of the SiGe cap.



**FIGURE 7.3** – Generalized process flow for the re-use of relaxed graded SiGe donor structures utilizing strained-Si transfer, gettering, and etchstop layers.

With these goals in mind, we design a set of experiments to determine if buried tensile strained-Si layers can be successfully applied to the potential reuse of  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si donor structures for SSOI substrate development. Accordingly, the goals of this study will be to determine the H-gettering ability of strained-Si layers and to demonstrate the process outlined above up to the state shown in **Figure 7.3(d)**.

### 7.5 EXPERIMENTAL OVERVIEW

The experimental structures utilized in this work involved growth of relaxed graded SiGe buffers on 150mm Si(001) substrates via ultra-high vacuum chemical vapor deposition (UHVCVD) at 900 °C, which were graded at 10% Ge  $\mu$ m<sup>-1</sup> to final compositions of approximately 25, 40, and 50% Ge. These compositions were selected in order to achieve approximately 1, 1.6, and 2% tensile strain, respectively, in the subsequent growth of Si layers. The

combination of a low grading rate and a high growth temperature results in essentially complete relaxation with a threading dislocation density of approximately 10<sup>5</sup> cm<sup>-2</sup>. (*28*) Deposition of the experimental H-gettering structures, comprised of a series of distributed strained-Si layers separated by relaxed SiGe spacer layers, then occurred at 550 °C in order to suppress surface roughening. A distribution of strained-Si layers was included in each of the structures in order to study the gettering of strained-Si as a function of local H-content. As misfit dislocations can also getter hydrogen, the thickness values of the structure. This precludes the possibility for H-gettering via the formation of misfit dislocations at the interfaces. An additional strained-Si layer, located beneath the experimental H-gettering structure, was included as an etchstop layer to explore the potential for re-using a significant portion of the donor structure. Cross-sectional transmission electron microscopy (XTEM) images of the as-grown structures used for this study are shown in **Figure 7.4**.



**FIGURE 7.4** – Cross-sectional TEM micrographs of the various tensilely strained-Si gettering structures used in this study. The Ge concentrations are (a) 25% Ge, (b) 40% Ge, and (c) 50% Ge to introduce 1, 1.6, and 2% tensile strain in Si layers, respectively.

The above structures were implanted with protons ( $H^+$ ) at room temperature to a dose of  $6 \times 10^{16}$  cm<sup>-2</sup> at 80 keV. Cross-sectional TEM images of the as-implanted structures are shown in **Figure 7.5**.



**FIGURE 7.5** – Cross-sectional TEM micrographs of the various tensilely strained-Si gettering structures used in this study in the as-implanted condition. The Ge concentrations are (a) 25% Ge, (b) 40% Ge, and (c) 50% Ge.

Cross-sectional transmission electron microscopy (XTEM), using JEOL 2010FX and 2000FX microscopes, was performed in order to the study the microstructure of the heterostructures as a function of post-implant annealing. TEM samples were prepared for imaging along the standard [110]-pole as well as the [100]-pole for defect-specific contrast. Secondary ion mass spectroscopy (SIMS) was utilized to determine the hydrogen and germanium profiles in the structures. Rutherford backscattering spectrometry (RBS) with [100] ion channeling using a 2.275 MeV He<sup>++</sup> ion beam was used to explore the damage profile of each structure. Ex-situ annealing took place under flowing N<sub>2</sub>.

Lastly, in order to cause surface blistering and therefore demonstrate the layer transfer properties, the experimental structures in this study were annealed at various temperatures. We note here that the surface blistering behavior of annealed, H-implanted Si has been directly correlated with the location of splitting during wafer bonding and layer transfer. (106) This allows for a direct

extension of the surface blistering behavior of the structures in this study to the layer exfoliation behavior of commercial strained-Si layer transfer applications.

# 7.6 HYDROGEN REDISTRIBUTION AND PLATELET EVOLUTION IN H<sup>+</sup>-IMPLANTED STRAINED-SILICON LAYERS

Shown in **Figures 7.6-7.8** are the H profiles in each of the samples after implantation as well as after annealing at 300°C for 1 hour. This temperature was empirically determined to result in a redistribution of H, but not layer exfoliation. As can be seen in the **Figures**, the relative gettering efficiency of the deepest strained-Si layers, i.e. the intended splitting layers, increases with the value of strain within the structures. Additionally, the level of H accumulated in the strained-Si layers within each structure increases with depth. It is interesting to note that in the work of Pitera *et al.*, (101) all tensilely strained layers gettered significant amounts of hydrogen, as indicated by a single peak being observed for each  $\epsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> layer. As seen in **Figures 7.6-7.8**, however, in the low H-content regions for each sample, H-gettering actually occurs at the periphery of the strained-Si layers.



**FIGURE 7.6** – Hydrogen SIMS data of the implanted Si<sub>0.75</sub>Ge<sub>0.25</sub>-based structure showing as-implanted and postannealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.



**FIGURE 7.7** – Hydrogen SIMS data of the implanted Si<sub>0.6</sub>Ge<sub>0.4</sub>-based structure showing as-implanted and postannealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.



**FIGURE 7.8** – Hydrogen SIMS data of the implanted Si<sub>0.5</sub>Ge<sub>0.5</sub>-based structure showing as-implanted and postannealed concentrations. Shaded regions indicate the location of tensilely strained Si layers. Shown in the inset is an expanded view of the region with low local H-content.

For the case of a high local hydrogen concentration, significant gettering occurs within the tensile strained-Si layers, as exhibited via SIMS by the existence of a single peak for each layer. Shown in **Figure 7.9** is a plot of the relative enhancement in H concentration as a function of strain for the two deepest strained-Si layers in each of the structures in both the as-implanted and post-annealed conditions. The relative H-gettering enhancement is defined as the ratio of the peak H concentration in a strained-Si layer to its surrounding SiGe matrix. The H concentration of the surrounding SiGe is defined as the average of the H concentrations immediately adjacent to the strained-Si layers.



**FIGURE 7.9** – Plot of relative H-gettering enhancement in strained-Si relative to adjacent SiGe as a function of strain. Note the strong dependencies on both the level of strain as well as annealing.

As shown in **Figure 7.9**, in general the relative H-gettering enhancement of the strained-Si layers are fairly low (~1.3-1.9×) in the as-implanted condition, with significant enhancements observed after annealing at 300°C for 1 hour. However, the 1% tensile strained-Si shows particularly interesting behavior in that the gettering enhancement of the deepest layer after annealing at 300°C is comparable to its as-implanted condition. Furthermore, the enhancement of this layer is significantly lower than that of the second deepest layer after annealing at 300°C. We believe this to be related to the fact that, in general, the implant damage profile is roughly correlated with the implanted H profile. As such, the relative H-gettering enhancement of the deepest 1% strained-Si layer is hindered by both its relatively low tensile strain level as well as the fact that damage in the adjacent SiGe layers can also trap H. In contrast, the damage in the SiGe layers surrounding the second deepest 1% strained-Si layer is lower, thereby allowing for a relatively increased H-gettering enhancement for this strained-Si layer despite its similarly low tensile strain level.

The type of H-gettering behavior exhibited by the deepest strained-Si layers in this work has previously been correlated to the formation of  $\{100\}$ -type platelets in tensilely strained Si<sub>0.4</sub>Ge<sub>0.6</sub> in relaxed Ge. (*101*) Shown in **Figures 7.10-7.12** are XTEM images of the 25-, 40-, and 50% Ge-based experimental gettering structures after H-implantation and subsequent annealing at 300°C for 1 hour. Each of the samples was imaged along the [100]-pole in order to view the  $\{100\}$ -type platelets edge-on.



**FIGURE 7.10** – Post-implantation XTEM images of the 1% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.



FIGURE 7.11 – Post-implantation XTEM images of the 1.6% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.



(a)

FIGURE 7.12 - Post-implantation XTEM images of the 2% strained-Si structure after annealing at 300°C for 1 hour. Sample was prepared along the [100]-pole to image the {100} platelets edge-on.

As can be seen in **Figures 7.10-7.12**, there are several trends in the evolution of the defect morphologies. Firstly, there is a clear correlation between the local hydrogen concentration and the types of defects observed in each layer. In the uppermost  $\varepsilon$ -Si layers of each structure, a "speckled" contrast is observed, which appears to coincide spatially with the strained-Si/Si<sub>1-x</sub>Ge<sub>x</sub> interfaces, with few {100}-type platelets spanning the entire strained-Si layers visible. Further into the structures, more platelets appear, with less of the "speckled" contrast seen in the uppermost layers visible. Still further into the structures, extensive {100}-type platelet formation appears to occur exclusively, similar to the work of Pitera *et al.* (*101*)

The "speckled" contrast observed in the uppermost layer(s) of each structure, which has been correlated with SIMS to involve H-gettering at the periphery of the layers, may suggest the mechanism by which platelets nucleate in tensilely strained layers. For example, gettering of H has been seen previously at the Si/SiO<sub>2</sub> interface (107). In that work, it was speculated that the accumulation of H at the interface was associated with the bridging of strained Si-Si bonds at the Si/SiO<sub>2</sub> interface. It is possible that a similar mechanism is operating in the embryonic stage of platelet formation.

It has been experimentally determined that the most stable configuration for H in Si is in the bond-centered (BC) configuration. (*108*) The formation of this configuration is driven by the Coulombic attraction of H to the high negative charge density of the Si-Si bond. A theoretical treatment of the accumulation of H via the bridging of tensilely strained Si-Si bonds in the BC configuration was treated well by Van de Walle and Nickel. (*109*) In that work, it was determined that while the energy gain associated with H entering a Si-Si bond in a strained-Si layer to form a partially relaxed Si-H-Si bond would be approximately the same as H entering a Si-Si bond in relaxed Si, the energy cost associated with forming the new bond configuration would decrease with the degree of tensile strain. As a result, Van de Walle and Nickel calculated the energy level of H incorporation into a strained Si-Si bond to be approximately 0.25-0.55 eV lower than that of H incorporation into an originally relaxed Si-Si bond, making such a configuration significantly more stable.

As such, it is to be expected that for the case that the local H concentration is too low to form strain-relieving platelets, yet the diffusivity of H is high due to a lack of local implantation damage, mobile H diffusing within the surrounding relaxed Si<sub>1-x</sub>Ge<sub>x</sub> layers could pileup at the strained-Si/Si<sub>1-x</sub>Ge<sub>x</sub> interfaces in order to relax strained Si-Si bonds and reduce the overall energy of the system. In this way, it would be expected that the amount of interfacial gettering would be proportional to both the local mobile H concentration present as well as the degree of strain in the strained-Si layer. This is exhibited in **Figures 7.6-7.8**, in which the peak concentration of H at the strained-Si/SiGe interfaces increases with the level of strain in the system at equivalent depths. Note also that for each layer, the accumulation of hydrogen is higher on the deeper side of the layer. As the deeper side of each layer is associated with a higher concentration of H and is first to see H diffusing to the surface, this supports the argument outlined above.

For a sufficiently low H-content, there would be no incentive to diffuse further into the layer, resulting in the gettering of H at the interface only. In this way, it is possible that the nucleation of platelets in a tensilely strained layer occurs at the strained-Si/SiGe interface, evolving from H in the BC configuration. Platelet growth would then continue into the strained-Si layer as additional hydrogen diffuses into the layer.

Overall, however, enhancements in H-gettering are observed in the strained-Si layers after annealing as well as with increasing strain levels within the structures. As correlated with XTEM, this H accumulation was determined to occur via the formation of {100}-type strain-relieving platelets, similar to the seminal work of Pitera *et al.* in  $\epsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> in relaxed Ge/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si. Such

141

accumulation is promising for lowering the implanted H<sup>+</sup> dose and, hence, cost structure associated with SSOI substrate.

# 7.7 BLISTERING BEHAVIOR OF STRAINED-SILICON IN RELAXED SI1-xGEx

While the enhancement in the local hydrogen concentration offered by using tensilely strained Si as a H-gettering layer has been successfully demonstrated, it remains to be shown that such layers are truly useful for enhancing strained-Si layer transfer. Shown in **Figures 7.13-7.15** are representative XTEM and Nomarski optical images of each of the structures after blistering has occurred via annealing for 1 hour each at both 300°C and 500°C. These temperatures were chosen to form the previously described {100}-type platelets and induce layer exfoliation, respectively. As seen in the optical micrographs of **Figure 7.13-7.15(b)**, all samples blister after the aforementioned thermal treatment. However, as shown in the XTEM images of **Figures 7.13-7.15(a)**, the 40 and 50% Ge-based samples split preferentially along the lowest strained-Si layers, as intended, while the 25% Ge-based sample actually splits around the periphery of the lowest strained-Si layer. This behavior is somewhat unexpected, as it was demonstrated in **Figure 7.6** that the H concentration is highest in that structure within the lowest strained-Si layer.



**FIGURE 7.13** – (a) XTEM micrograph and (b) Nomarksi optical micrograph of the 25%-based structure after blistering. Note that the XTEM image in (a) is along the [110] pole.









(a)

(b)





optical micrograph of the 50%-based structure after blistering. Note that the XTEM image in (a) is along the [110] pole.

The origins of the discrepancy in the exhibited splitting behavior of the various samples may lie in inherent differences in the implant damage resistance of the Si/SiGe system. It is well-known that SiGe alloys will preferentially amorphize over Si layers during ion implantation. (*110-114*) While much of this early work involved implanted superlattices consisting of alternating relaxed Si / compressively strained SiGe layers, the mechanism for the preferential amorphization of SiGe alloys over pure Si is now known to be due to the presence of Ge, and not the presence of compressive strain. (*112*) Thus, while tensile strain can serve to locally increase the solubility of H and allow for significant H-gettering to occur, the hydrogen ion implantation process itself may also serve to preferentially damage the surrounding relaxed SiGe matrix relative to the intended strained-Si gettering layer. As implant damage is a primary catalyst for the nucleation of hydrogen platelets, such damage in the surrounding SiGe matrix could result in a competing path for hydrogen accumulation and, as
such, a competing path for splitting and layer exfoliation, such as was observed in the splitting behavior of the Si<sub>0.75</sub>Ge<sub>0.25</sub>-based structure.

In order to test this hypothesis, Rutherford backscattering spectrometry (RBS) was performed to measure the relative damage in each of the previously characterized Si<sub>1-x</sub>Ge<sub>x</sub> structures as well as a Si(001) wafer as a control. RBS spectra were acquired for each structure in both random as well as [100]-oriented channeling conditions in order probe the extent of the damage in the implanted regions. Each sample was tested in both the as-grown condition as well as after implantation and post-annealing at 300°C for 1 hour. Shown in **Figures 7.16-7.19** are the spectra for each  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structure as well as a simultaneously implanted Si(001) reference sample.



**FIGURE 7.16** – RBS/ion channeling spectra of the Si reference sample in both the as-received and post-annealed conditions.



**FIGURE 7.17** – RBS/ion channeling spectra of the  $Si_{0.75}Ge_{0.25}$ -based sample in both the as-grown and post-annealed conditions.



**FIGURE 7.18** – RBS/ion channeling spectra of the  $Si_{0.60}Ge_{0.40}$ -based sample in both the as-grown and post-annealed conditions.



**FIGURE 7.19** – RBS/ion channeling spectra of the  $Si_{0.50}Ge_{0.50}$ -based sample in both the as-grown and post-annealed conditions.

In order to quantitatively compare the damage profiles within each structure, a metric we refer here to as the *dechanneling fraction* was utilized. This quantity was defined as the ratio of the sum of the counts under channeling conditions to that of the sum of the counts of the random spectra. These counts were totaled within a 200keV energy window centered around the damage peaks of both Si and Ge. These data were then plotted for each structure as a function of their respective Ge concentrations, along with the strain induced in a Si layer by their respective  $\nabla_x[Si_{1-x}Ge_x]/Si$  buffers. These data are presented in **Figure 7.20**.



**FIGURE 7.20** – Plot of the dechanneling fraction in the damaged region as a function of Ge composition in the surrounding structure. Shown at right is the strain induced in a Si layer as a function of Ge composition.

Thus, it can be seen from **Figure 7.20** that while the strain induced in a Si layer increases linearly with the final Ge concentration in the graded buffer, the damage induced during implantation increases sub-linearly. As a result, there are two regimes in the utilization of strained-Si layers for enhancing layer transfer using  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structures. In the low Ge concentration regime, i.e.  $x_{Ge} \leq 0.25$ , the strain induced in Si layers was found to be insufficient to result in significant H-gettering. However, the presence of Ge in the surrounding SiGe regions results in enhanced damage within the implanted region. Thus, while the H-content can be somewhat higher within the strained-Si layer than the surrounding SiGe regions, as was in fact shown in **Figure 7.6**, splitting can actually occur in neighboring SiGe regions which have more damage, as was shown in **Figure 7.13(a)**. In contrast, for greater Ge concentrations (i.e.  $x_{Ge} \geq$ 0.4), the strain induced in Si continues to increase thereby resulting in the markedly increased local H concentrations in the strained-Si gettering layers exhibited in **Figures 7.7** and **7.8**.

As seen in **Figure 7.20**, however, the dechanneling fraction values, i.e. damage, in the surrounding SiGe regions for the Si<sub>0.6</sub>Ge<sub>0.4</sub>- and Si<sub>0.5</sub>Ge<sub>0.5</sub>-based samples are not significantly higher than that of the Si<sub>0.75</sub>Ge<sub>0.25</sub>-based sample. This is the root cause of the disparity between the splitting behavior exhibited by the 25- and the 40-/50% Ge samples. It is our belief that while the 1% tensile strained-Si sample did show a slightly enhanced H concentration relative to the surrounding Si<sub>0.75</sub>Ge<sub>0.25</sub> layers, a higher level of damage in the surrounding Si<sub>0.75</sub>Ge<sub>0.25</sub> layers. In the Si<sub>0.6</sub>Ge<sub>0.4</sub>- and Si<sub>0.5</sub>Ge<sub>0.5</sub>-based structures, however, the strain induced in the Si layers was sufficient to allow for enhanced H-gettering to the extent that crack formation occurred along the lowest strained-Si layer, as intended.

Thus, when utilizing buried strained-Si layers in relaxed SiGe for layer exfoliation purposes, there are two regimes for splitting. In the low Si strain / high SiGe damage regime, splitting occurs in the surrounding SiGe layers due to preferential implantation damage, while in the high Si strain / high SiGe damage regime, splitting occurs within the strained-Si layers due to the emergence of preferential damage from strain-enhanced H-gettering. This strain-enhanced damage was shown to be in the form of the {100}-type platelets which form after proton implantation and annealing.

### 7.8 PRELIMINARY RESULTS FOR DONOR STRUCTURE RE-USE

In the previous section, strained-Si layers were shown useful for enhancing the layer exfoliation process when tensile strain levels met or exceeded 1.6%. While the use of such layers will likely prove useful for making SSOI substrate fabrication more economical through a reduction in the  $H^+$ 

149

implantation dose, the issue remains that the original  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structure is typically discarded after fabrication of the engineered substrate, e.g. SSOI.

As shown above in Figure 7.14, the Si<sub>0.6</sub>Ge<sub>0.4</sub>-based experimental structure exhibited significant surface blistering when annealed at 300 °C for 1 hour followed by 1 hour at 500 °C owing to the preferential formation of cracks along the lowest strained-Si layer, i.e. the layer intended for splitting. For this reason, we chose this sample to demonstrate the re-use methods outlined above. As was shown in Figure 7.14(b), the blistering process resulted in macroscopic flakes of material being separated from the Si<sub>0.6</sub>Ge<sub>0.4</sub>-based donor structure. If the structure is not rigidly bonded to another handle wafer, cracks can easily propagate to the free surface rather than continue parallel to the interface, i.e. the ideal direction of crack propagation. From the standpoint of the donor structure, however, this blistering process is functionally equivalent to the bonding and layer transfer process. (106) As such, the layer transfer process can be effectively modeled by selective chemical etching of the exposed strained-Si layer using a KOH solution. In this way, a KOH solution can be employed to chemically "split" the remaining exposed, damaged strained-Si layer in the same way that the mechanical splitting process would occur during a conventional hydrogen-induced layer transfer process. A cross-sectional TEM micrograph and a Nomarski optical image of the Si<sub>0.6</sub>Ge<sub>0.4</sub>-based experimental structure after blistering and subsequent KOH etching are shown in Figure 7.21.



Nomarski optical image of the experimental Si<sub>0.6</sub>Ge<sub>0.4</sub>-based donor structure after KOH-etching.

With layer transfer effectively modeled using KOH selective etching of the blistered structure, the next step in the potential reuse of the SSOI donor structure involved removing the remaining SiGe spacer material. The structure was subsequently etched with a SiGe selective etchant (HNO<sub>3</sub>:HAc:dHF). (69) A cross-sectional TEM micrograph and Nomarski optical image of the structure after SiGe removal are shown in **Figure 7.22**.



**FIGURE 7.22** – (a) On-pole cross-sectional TEM micrograph and (b) Nomarski optical image of the experimental  $Si_{0.6}Ge_{0.4}$ -based donor structure after selective KOH- and SiGe-etching.

We note that in the state shown in **Figure 7.22**, the structure is identical to that shown in **Figure 7.3(d)**. As such, regrowth could theoretically proceed on the structure shown in **Figure 7.22**, thereby allowing a significant portion of the donor structure to be re-used. Accordingly, the overall cost structure of the initial Si substrate, relaxed graded buffer growth, and CMP step would reduce over time to first-order as 1/n, where *n* is number of uses.

The methods presented in this section demonstrate potential for re-using a significant portion of SSOI donor structures. The methods described could also be employed for the fabrication of other types of engineered substrates, such as GOI, by utilizing an additional chemically-selective  $\epsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> layer beneath the  $\epsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> gettering layer.

### 7.9 CONCLUSION

Novel applications of strained-Si layers in  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structures for improving the fabrication of SSOI substrate were presented. Firstly, a method was presented whereby buried strained-Si layers can be utilized as

hydrogen gettering layers in SSOI donor structures. H-implanted strained-Si layers in relaxed SiGe with tensile strain levels of approximately 1.6% are required for sufficient hydrogen-gettering and concomitant platelet formation behavior to dominate the exfoliation process. Such strain levels in Si were necessary to have strain-enhanced gettering surmount the competing implantation damage that preferentially occurs in the surrounding relaxed SiGe alloy. Secondly, buried strained-Si layers were shown to have potential for allowing selective removal of the remaining damaged SiGe after layer transfer, thereby enabling a significant portion of the original  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structure to be re-used. Application of the principles presented in this work can be used to create a variety of engineered substrate materials.

# CHAPTER 8: CONCLUSIONS AND SUGGESTIONS FOR FUTURE WORK

"All right, I'm gonna turn over the next card. Concentrate... I want you to tell me what you think it is."

- Dr. Peter Venkman

### 8.1 SUMMARY OF EXPERIMENTAL WORK

# 8.1.1 DEVIATIONS FROM IDEAL NUCLEATION-LIMITED RELAXATION IN HIGH-GE CONTENT RELAXED SIGE BUFFERS

The evolution of the TDD in relaxed graded SiGe buffers on Si ( $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si) was investigated in the high-Ge composition range, using the highest growth temperatures possible without the onset of gas-phase nucleation from the GeH<sub>4</sub> precursor gas used in this study. A significant rise in the TDD value was found as pure Ge was reached at 700°C. Similar to previous reports of Ge-rich bulk SiGe alloys, (*51*) this observation was attributed to mechanical weakening due to a loss of the solid-solution strengthening effect as pure Ge was approached. While this leads to significant dislocation nucleation at the temperatures desired for efficient strain relaxation, it was demonstrated that the dislocation nucleation in Si<sub>0.02</sub>Ge<sub>0.98</sub> and Ge can be suppressed through a sufficiently reduced growth temperature. Thus, a transition from nucleation- to glide-limited relaxation during graded buffer growth was observed.

Furthermore, by coupling the grading and growth rates by growing at reduced growth rates for the same time as a 10 %Ge  $\mu$ m<sup>-1</sup> reference, a drastic escalation in the threading dislocation density was observed. This is not due to a breakdown of the theoretical basis underpinning **Eqn. 4.1**, but rather the increased roughness induced by the combined effects of more intense strain fields due to higher grading rates and increased surface diffusion. This increased surface roughness leads to a progressive cycle of dislocation trapping and generation, which serves to further reduce the effective strain,  $\varepsilon_{eff}$ , locally on dislocations near pileups, thereby necessitating an increase in the TDD. In this way, it was shown that the key to obtaining thin, low TDD buffers centers around judiciously choosing grading and growing rates which allow for a high  $\varepsilon_{eff}$  value to be maintained, but neither of which is so high that rampant escalations in the

dislocation density are observed owing to excessively high strain application rates.

# 8.1.2 STRAINED-SILICON ON SILICON AND SILICON-GERMANIUM ON SILICON SUBSTRATE DEVELOPMENT

Two novel semiconductor platforms, strained-silicon on silicon (SSOS) and silicon-germanium on silicon (SGOS), were developed. SSOS substrate has an epitaxially-defined, strained silicon layer directly on bulk silicon wafer without an intermediate SiGe or oxide layer. PVTEM revealed a network of misfit dislocations with an average spacing of approximately 40 nm for this structure, corresponding to the full difference in lattice constant between 0.94% strained Si and relaxed bulk Si, respectively. SSOS substrate is interesting in that a *lack* of misfit dislocations would imply relaxation, in contrast with conventional strained heterostructures. The retention of strain implied by the array of edge dislocations at the interface, coupled to the fact that SSOS is entirely composed of silicon, makes this the first report of a *homochemical heterojunction*. Homochemical heterojunctions are a class of materials which exhibit bandstructure offsets due to differences solely in the strain state, not due to changes in composition as are conventionally achieved.

Silicon-germanium-on-silicon (SGOS) substrate utilizes a thin layer of SiGe to separate a strained-Si device channel from a bulk Si substrate. Specifically, this epitaxially-defined SiGe layer serves to distance the source and drain contacts from the interfacial array, thereby eliminating the off-state leakage problem SSOS would likely exhibit. Furthermore, by distancing the interfacial array from the overlying etching surface, preferential etching of dislocation is minimized, considerably simplifying substrate fabrication. Raman spectroscopy indicated that the transferred SiGe layer is fully relaxed, and therefore any strained-Si channel of sub-critical thickness on this platform would necessarily be fully strained.

# 8.1.3 ADVANCED DONOR STRUCTURES FOR SSOI AND SSOS SUBSTRATE FABRICATION

This thesis concluded with a study of utilizing buried  $\varepsilon$ -Si layers for improving the fabrication of SSOI, SSOS, and SGOS substrates via hydrogen induced layer exfoliation. Previous work involving tensile  $\varepsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> layers in relaxed Ge/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structures demonstrated that significant hydrogen gettering via the formation of strain-relieving platelets occurred within the tensile  $\epsilon$ -Si<sub>0.4</sub>Ge<sub>0.6</sub> layers, leading to an overall increase in layer transfer efficiency for GOI substrate fabrication. Tensile  $\varepsilon$ -Si layers in relaxed Si<sub>1-x</sub>Ge<sub>x</sub>, however, demonstrate markedly different hydrogen gettering behavior that is dependent on a combination of both the degree of tensile strain in the Si layer as well the amount of damage present in the adjacent SiGe layers. It was determined that tensile strained-Si layers in  $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si structures require approximately 1.6% strain to overcome preferential implantation damage in the relaxed SiGe cladding. Lastly, an advanced Si<sub>0.6</sub>Ge<sub>0.4</sub>/ $\nabla_x$ [Si<sub>1-x</sub>Ge<sub>x</sub>]/Si-based donor structure which incorporated *ɛ*-Si layers as transfer, gettering, and etchstop layers was demonstrated. Generalization of the features in this structure may prove useful for the reuse of significant portions of relaxed SiGe-based donor structures, thereby potentially speeding commercial adoption of engineered substrates such as SSOI, GOI, SSOS, and SGOS.

## 8.2 SUGGESTIONS FOR FUTURE WORK

#### 8.2.1 GECL<sub>4</sub> FOR REDUCED GAS-PHASE NUCLEATION

As described in **Chapters 3** and **4**, significant work went into growing at the highest possible temperature across the entire SiGe composition range in our UHVCVD reactor. While the growth temperature of the low Ge-content portion of graded SiGe buffer growth is limited by devitrification of the quartz tube as well as the o-ring cooling at the base of the reactor, the high Ge-content portion is limited by the occurrence of gas-phase nucleation (GPN). This is primarily due to the GeH<sub>4</sub> gas precursor selected for the deposition of Ge-containing layers. Substitution of a Ge source gas with a reduced cracking efficiency, such as GeCl<sub>4</sub>, would allow for higher growth temperatures in the mid- to high-Ge content portion of the graded buffer (i.e.  $0.5 < x_{Ge} < 0.9$ ), thereby providing enhanced glide kinetics and potentially lower dislocation densities over this composition range. While the use of chloride-containing precursors is highly undesirable from a standpoint of reactor maintenance (especially true in an academic research environment), substitution of GeCl<sub>4</sub> for GeH<sub>4</sub> holds the greatest promise for reducing the dislocation density in the Fitzgerald group UHVCVD reactor up to approximately 90% Ge. Beyond approximately Si<sub>0.1</sub>Ge<sub>0.9</sub>, dislocation nucleation effects would likely come into play at 900°C (similar to the case of Ge at 700°C described in **Chapter 4**).

# 8.2.2 PATTERNED HANDLE WAFERS FOR IMPROVED SSOS/SGOS SUBSTRATE FABRICATION

Hydrophobic bonding is typically plagued by the formation of interfacial  $H_2$  bubbles. These bubbles form after bringing the wafers into contact and annealing and are a direct result of hydrogen desorption from the H-terminated bonding surfaces. While the solubility of H is quite low in Si at typical bonding temperatures, the diffusivity of H is orders of magnitude greater along the bonded interface than through bulk Si. As a result, H will diffuse and agglomerate in the form of interfacial bubbles. This phenomenon was likely the primary factor which limited the transfer efficiency in SSOS and SGOS substrate fabrication. Recently, results on the fabrication of SSOS have been presented which circumvent this problem by transferring thin slabs of strained-Si to Si handle wafers with widths on the order of 10µm. (*115*) Transfer of a blanket layer with this approach, however, is not possible.

One means of transferring blanket Si films to Si while simultaneously controlling the formation of bubbles involves the use of Si handle substrates with pre-etched channels.(*116*) Results of this study are shown in **Figure 8.2**.



**FIGURE 8.1** – (a) Hydrophobically-bonded Si wafer pair with etched grid at interface and (b) cross-sectional schematic of bonded pair. Image courtesy of Esser *et al.* (*116*)

The patterned substrates aid hydrophobic Si-Si bonding by providing a means through which hydrogen released from the bonded interface can diffuse out of the structure. In this way, hydrogen is released from the bonding surfaces and diffuses along the bonded interface to the channels, where gaseous hydrogen eventually leaves the structure entirely. This leaves Si-Si bonds across a bubble-free interface, assuming the distance between the channels is less than the effective diffusion distance of hydrogen along the interface. While the presence of the channels reduces the effective area transferred, the increase in yield due to the reduction in interfacial bubbles more than offsets this drawback.

### 8.2.3 TENSILELY STRAINED SIGE LAYERS FOR IMPROVED H-GETTERING EFFICIENCY

As demonstrated in **Chapter 7**, Si layers with approximately 1% tensile strain did not result in sufficient H-gettering to demonstrate preferential crack formation, while Si layers with 1.6% and 2% tensile strain showed remarkably preferential crack formation. This observation was attributed to the fact that sufficient strain was required to offset the relatively high damage rates in the adjacent SiGe layers. One possible way to overcome this shortcoming would be to explore low-Ge content tensilely strained H-gettering layers. For example, a  $\varepsilon$ -Si<sub>0.95</sub>Ge<sub>0.05</sub> layer in relaxed Si<sub>0.70</sub>Ge<sub>0.30</sub> will have the same level of tensile strain as a  $\varepsilon$ -Si layer in relaxed Si<sub>0.75</sub>Ge<sub>0.25</sub>, however the difference in implantation damage rates between Si<sub>0.95</sub>Ge<sub>0.05</sub> and Si<sub>0.70</sub>Ge<sub>0.30</sub> may be smaller than Si and Si<sub>0.75</sub>Ge<sub>0.25</sub>.

### 8.2.4 STRAINED-SILICON ON LATTICE-ENGINEERED SUBSTRATE (SSOLES)

For various reasons, leading-edge Si fabs are reluctant to allow entry to III-V materials such as GaAs. One solution to this problem currently under development in our group is silicon on lattice-engineered substrate (SOLES). SOLES provides a surface SOI layer for the fabrication of microelectronic devices as well as an easily accessible (e.g. through selective etching) high-Ge template for the growth of III-V optoelectronic devices such as lasers. Since the surface of this structure is composed of Si, it is expected that the barrier to entry into a leading-edge Si fab will be minimal. As shown in **Figure 8.2**, the Si and high-Ge content layers are nearly coplanar. The close proximity of the layers drastically facilitates the integration potential for devices on each template.



**FIGURE 8.2** – XTEM micrograph of a silicon on latticeengineered substrate (SOLES) structure. Image courtesy of C. L. Dohrman. (*117*)

While the SOLES structure shown in **Figure 8.2** has incredible promise for integrating microelectronic and optoelectronic devices, an alternative embodiment could involve the transfer of a thin strained-Si layer to create a surface SSOI layer. This strained-silicon on lattice-engineered silicon (SSOLES) structure could be cost-effectively fabricated, for example, using the re-useable Si<sub>0.6</sub>Ge<sub>0.4</sub>-based donor structure developed in **Chapter 7**. Such an advanced structure would integrate high-mobility CMOS devices as well as III-V devices on the same platform.

acte est fabula

# **Bibliography**

- 1. G. Moore, *Electronics* **38** (1965).
- 2. P. Singer, Semiconductor International 28, 46 (2005).
- 3. C. C. Mann, *Technology Review* (2000).
- 4. G. Moore, *in* "International Solid-State Circuits Conference", 2003.
- 5. S. M. Sze, "Physics of Semiconductor Devices." John Wiley and Sons, New York, 1981.
- 6. S. K. Ghandhi, "VLSI Fabrication Principles." John Wiley and Sons, New York, 1994.
- 7. J. W. Mayer and S. S. Lau, "Electronic Materials Science: For Integrated Cicuits in Si and GaAs." Macmillan, New York, 1990.
- 8. E. A. Fitzgerald, Y.-H. Xie, M. L. Green, D. Brasen, A. R. Kortan, J. Michel, Y.-J. Mii, and B. E. Weir, *Applied Physics Letters* **59**, 811 (1991).
- 9. E. A. Fitzgerald, Y.-H. Xie, D. Monroe, P. J. Silverman, J. M. Kuo, A. R. Kortan, F. A. Thiel, and B. E. Weir, *Journal of Vacuum Science and Technology B* **10**, 1807 (1992).
- 10. A. Y. Kim, W. S. McCullough, and E. A. Fitzgerald, *Journal of Vacuum Science and Technology B* **17**, 1485 (1999).
- 11. M. T. Bulsara, C. W. Leitz, and E. A. Fitzgerald, *Applied Physics Letters* **72**, 1608 (1998).
- 12. M. T. Bulsara and E. A. Fitzgerald, *in* "MRS Proceedings", Fall 1998.
- 13. A. J. Pitera, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2005.
- 14. E. A. Fitzgerald, *Materials Science Reports* **7**, 87 (1991).
- 15. E. A. Fitzgerald, A. Y. Kim, M. T. Currie, T. A. Langdo, G. Taraschi, and M. T. Bulsara, *Materials Science and Engineering B* **67**, 53 (1999).
- 16. J. Welser, J. Hoyt, S.-I. Takagi, and J. F. Gibbons, *in* "International Electron Devices Meeting", Vol. Technical Digest, p. 373, 1994.

- 17. M. T. Currie, C. W. Leitz, T. A. Langdo, G. Taraschi, E. A. Fitzgerald, and D. A. Antoniadis, *Journal of Vacuum Science and Technology B* **19**, 2268 (2001).
- 18. Y.-H. Xie, D. Monroe, E. A. Fitzgerald, P. J. Silverman, F. A. Thiel, and G. P. Watson, *Applied Physics Letters* **63**, 2263 (1993).
- 19. G. Hock, E. Kohn, C. Rosenblad, H. von Kanel, H.-J. Herzog, and U. Konig, *Applied Physics Letters* **76**, 3920 (2000).
- 20. C. W. Leitz, M. T. Currie, M. L. Lee, Z.-Y. Cheng, D. A. Antoniadis, and E. A. Fitzgerald, *Applied Physics Letters* **79**, 4246 (2001).
- 21. M. L. Lee and E. A. Fitzgerald, *Applied Physics Letters* 83, 4202 (2003).
- 22. M. E. Groenert, A. J. Pitera, R. J. Ram, and E. A. Fitzgerald, *Journal of Vacuum Science and Technology B* **21**, 1064 (2003).
- 23. M. E. Groenert, C. W. Leitz, A. J. Pitera, V. Yang, and E. A. Fitzgerald, *Journal of Applied Physics* **93**, 362 (2003).
- 24. V. K. Yang, M. E. Groenert, G. Taraschi, C. W. Leitz, A. J. Pitera, M. T. Currie, Z. Cheng, and E. A. Fitzgerald, *Journal of Materials Science: Materials in Electronics* **13**, 377 (2002).
- 25. S. A. Ringel, R. M. Sieg, J. A. Carlin, S. Ting, M. Currie, V. Yang, E. A. Fitzgerald, M. Bulsara, and B. M. Keyes, *in* "Proceedings of the Second World Conference and Exhibition on Photovoltaic Solar Energy Conversion", 1998.
- 26. S. A. Ringel, J. A. Carlin, C. L. Andre, M. K. Hudait, M. Gonzalez, D. M. Wilt, E. B. Clark, P. Jenkins, D. Scheiman, A. Allerman, E. A. Fitzgerald, and C. W. Leitz, *Progress in Photovoltaics: Research and Applications* **10**, 417 (2002).
- 27. J. A. Carlin, S. A. Ringel, E. A. Fitzgerald, M. Bulsara, and B. M. Keyes, *Applied Physics Letters* **76**, 1884 (2000).
- 28. C. W. Leitz, M. T. Currie, A. Y. Kim, J. Lai, E. Robbins, E. A. Fitzgerald, and M. T. Bulsara, *Journal of Applied Physics* **90**, 2730 (2001).
- 29. M. L. Lee, E. A. Fitzgerald, M. T. Bulsara, M. T. Currie, and A. Lochtefeld, *Journal of Applied Physics* **97**, 011101 (2005).
- 30. S. Gupta, M. L. Lee, and E. A. Fitzgerald, *Applied Physics Letters* **86**, 192104 (2005).

- 31. S. Gupta, M. L. Lee, D. M. Isaacson, and E. A. Fitzgerald, *Materials Science and Engineering B* **124-125**, 102 (2005).
- 32. M. Yamaguchi and C. Amano, *Journal of Applied Physics* 58, 3601 (1985).
- 33. M. T. Currie. Massachusetts Institute of Technology, 2001.
- 34. B. S. Meyerson, *Applied Physics Letters* **31**, 1201 (1986).
- 35. S. Samavedam, *Ph.D. Thesis*, Massachusetts Institute of Technology, 1998.
- 36. G. Taraschi, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2003.
- 37. T. A. Langdo, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2001.
- 38. M. L. Lee, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2003.
- 39. C. W. Leitz, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2002.
- 40. H. Simka, M. Hierlemann, M. Utz, and K. F. Jensen, *Journal of the Electrochemical Society* **143**, 2646.
- 41. M. T. Currie, S. B. Samavedam, T. A. Langdo, C. W. Leitz, and E. A. Fitzgerald, *Applied Physics Letters* **72**, 1718 (1998).
- 42. D. Greve, *Materials Science and Engineering B* **18**, 22 (1993).
- 43. S. M. Ting, *Ph.D. Thesis*, Massachusetts Institute of Technology, 1999.
- 44. M. E. Groenert, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2002.
- 45. V. K. Yang, *Ph.D. Thesis*, Massachusetts Institute of Technology, 2002.
- 46. J. M. Baribeau, T. E. Jackman, D. C. Houghton, P. Maigne, and M. W. Denhoff, *Journal of Applied Physics* **63**, 5738 (1998).
- 47. R. Westhoff, J. Carlin, M. Erdtmann, T. Langdo, C. Leitz, V. Yang, K. Petrocelli, and M. Bulsara, *in* "Electrochemical Society", 2004.
- 48. V. K. Yang, M. E. Groenert, C. W. Leitz, A. J. Pitera, M. T. Currie, and E. A. Fitzgerald, *Journal of Applied Physics* **93**, 3859 (2003).
- 49. M. Erdtmann, M. Carroll, J. Carlin, T. A. Langdo, R. Westhoff, C. Leitz, V. Yang, M. T. Currie, A. Lochtefeld, K. Petrocelli, C. J. Vineis, H. Badawi, M.

T. Bulsara, S. Ringel, C. L. Andre, A. Khan, and M. K. Hudait, *in* "ECS Conference Proceedings", 2003.

- 50. S. B. Samavedam and E. A. Fitzgerald, *Journal of Applied Physics* **81**, 3108 (1997).
- 51. I. Yonenaga, *Journal of Materials Science: Materials in Electronics* **10**, 329 (1999).
- 52. E. A. Fitzgerald, S. B. Samavedam, Y. H. Xie, and L. M. Giovane, *Journal* of *Vacuum Science and Technology B* **15**, 1048 (1997).
- 53. V. T. Gillard, W. D. Nix, and L. B. Freund, *Journal of Applied Physics* **76**, 7280 (1994).
- 54. A. J. Pitera, *personal communication*.
- 55. Q.-Y. Tong and U. Gosele, "Semiconductor Wafer Bonding: Science and Technology." Wiley and Sons, New York, 1998.
- 56. E. Jalaguier, B. Aspar, S. Pocas, J. F. Michaud, M. Zussy, A. M. Papon, and M. Bruel, *Electronic Letters* **34**, 408 (1998).
- 57. J. M. Zahler, C.-G. Ahn, S. Zaghi, H. A. Atwater, C. Chu, and P. Iles, *Thin Solid Films* **403-404**, 558 (2002).
- 58. J. Haisma, T. M. Michielson, and G. A. C. M. Spierings, *Japanese Journal* of *Applied Physics Part* **1 28**, L725 (1989).
- 59. S. Blackstone, *in* "Proceedings of the First International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications", p. 56, 1995.
- 60. T. Abe, A. Uchiyama, and Y. Nakazato, *in* "Proceedings of the First International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications", p. 200, 1992.
- 61. J. B. Lasky, *Applied Physics Letters* **48**, 78 (1986).
- 62. E. Hunt and C. A. Desmond, *in* "Proceedings of the First International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications", p. 165, 1992.
- 63. A. Ogura, *Japanese Journal of Applied Physics* **Part 35**, L71 (1996).

- 64. M. Bruel, B. Aspar, B. Charlet, C. Maleville, T. Poumeyrol, A. Soubie, A. J. Auberton-Herve, J. M. Lamure, T. Barge, F. Metral, and S. Trucchi, *in* "IEEE International SOI Conference Proceedinga", p. 178, 1995.
- 65. A. J. Auberton-Herve, M. Bruel, B. Aspar, C. Maleville, and H. Moriceau, *IEICE Transactions on Electronics* **3**, 358 (1997).
- 66. M. Bruel, *Electronic Letters* **31**, 1201 (1995).
- 67. T. Ichimiya and A. Furuichi, Int. J. Appl. Radiat. Isot. 19, 573 (1968).
- 68. T. Hochbauer, A. Misra, M. Natasi, and J. W. Mayer, *Journal of Applied Physics* **89**, 5980 (2001).
- 69. G. Taraschi, A. J. Pitera, L. M. McGill, Z. Cheng, M. L. Lee, T. A. Langdo, and E. A. Fitzgerald, *Journal of the Electrochemical Society* **151**, G47 (2004).
- 70. G. Taraschi, T. A. Langdo, M. T. Currie, E. A. Fitzgerald, and D. A. Antoniadis, *Journal of Vacuum Science and Technology B* **20**, 725 (2002).
- 71. Z.-Y. Cheng, M. T. Currie, C. W. Leitz, G. Taraschi, E. A. Fitzgerald, J. L. Hoyt, and D. A. Antoniadis, *IEEE Electron Device Letters* **22**, 321 (2001).
- 72. T. A. Langdo, M. T. Currie, A. Lochtefeld, R. Hammond, V. K. Yang, J. A. Carlin, C. J. Vineis, G. Braithwaite, H. Badawi, M. T. Bulsara, and E. A. Fitzgerald, *in* "IEEE International SOI Conference Proceedings", p. 211, 2002.
- 73. A. J. Pitera, G. Taraschi, M. L. Lee, C. W. Leitz, Z. Y. Cheng, and E. A. Fitzgerald, *Journal of the Electrochemical Society* **151**, G443 (2004).
- 74. Y.-H. X. Y.-J. Mii, E. A. Fitzgerald, D. Monroe, F. A. Thiel, and B. E. Weir, *Applied Physics Letters* **59**, 1611 (1991).
- 75. A. L. Caviglia and A. A. Iliadis, *IEEE Electron Device Letters* 14, 133 (1993).
- 76. K. Sawano, S. Koh, Y. Hirose, T. Hattori, K. Nakagawa, and Y. Shiraki, *Applied Surface Science* **224**, 99 (2004).
- 77. K. Sawano, Y. Hirose, S. Koh, T. Hattori, K. Nakagawa, and Y. Shiraki, *Journal of Crystal Growth* **251**, 685 (2003).
- 78. J. Kuchenbecker, H. Kibbel, P. Muthsam, and U. Konig, *Thin Solid Films* **389**, 146 (2001).

- 79. H. Chen, L. W. Guo, Q. Cui, Q. Hu, Q. Huang, and J. M. Zhou, *Journal of Applied Physics* **79**, 1167 (1996).
- 80. J. H. Li, C. S. Peng, Y. Wu, D. Y. Dai, J. M. Zhou, and Z. H. Mai, *Applied Physics Letters* **71**, 3132 (1997).
- 81. S. Fukatsu, Y. Ishikawa, T. Saito, and N. Shibata, *Applied Physics Letters* **72**, 3485 (1998).
- 82. L. J. Huang, J. O. Chu, D. F. Canaperi, C. P. D'Emic, R. M. Anderson, S. J. Koester, and H.-S.-P. Wong, *Applied Physics Letters* **78**, 1267 (2001).
- Z. Cheng, G. Taraschi, M. T. Currie, C. W. Leitz, M. L. Lee, A. J. Pitera, T. A. Langdo, J. L. Hoyt, D. A. Antoniadis, and E. A. Fitzgerald, *Journal of Electronic Materials* 30, L37 (2001).
- 84. T. Tezuka, N. Sugiyama, and S. Takagi, *Applied Physics Letters* **79**, 1798 (2001).
- 85. L. T. Su, J. E. Chung, D. A. Antoniadis, K. E. Goodson, and M. I. Flik, *IEEE Transactions on Electron Devices* **41**, 69 (1994).
- 86. D. M. Isaacson, G. Taraschi, A. Pitera, N. Ariel, T. A. Langdo, and E. A. Fitzgerald, *in* "ECS Proceedings", 2004.
- 87. R. People and J. C. Bean, *Applied Physics Letters* **48**, 538 (1986).
- 88. K. C. Wu, P. Shay, and J. T. Borenstein, *in* "MRS Symposium Proceedings", p. 197, 1996.
- 89. B. Fultz and J. M. Howe, "Transmission Electron Microscopy and Diffractometry of Materials." Springer, Berlin, 2001.
- 90. L. Sagolowicz, A. Rudra, E. Kapon, M. Hammar, F. Salomonsson, A. Black, P.-H. Jouneau, and T. Wipijewski, *Journal of Applied Physics* **87**, 4135 (2000).
- 91. M. Erdtmann, T. A. Langdo, C. J. Vineis, H. Badawi, and M. T. Bulsara, *in* "SSDM Conference", p. 290, 2003.
- J. G. Fiorenza, G. Braithwaite, C. W. Leitz, M. T. Currie, J. Yap, F. Singaporewala, V. K. Yang, T. A. Langdo, J. Carlin, M. Somerville, A. Lochtefeld, H. Badawi, and M. T. Bulsara, *Semiconductor Science and Technology* 19, L4 (2004).

- 93. J. H. Lienhard IV and J. H. Lienhard V, "A Heat Transfer Textbook." Phlogiston Press, Cambridge, MA, 2004.
- 94. D. A. Dallmann and K. Shenai, *IEEE Transactions on Electron Devices* **42**, 489 (1995).
- 95. E. Kasper, "Properties of Strained and relaxed Silicon Germanium." INSPEC, London, 1995.
- 96. E. A. Fitzgerald, *Materials Science and Engineering B* **124-125**, 8 (2005).
- K. Rim, K. Chan, L. Shi, D. Boyd, J. Ott, N. Klymko, F. Cardone, L. Tai, S. Koester, M. Cobb, D. Canaperi, B. To, E. Duch, I. Babich, R. Carruthers, P. Saunders, G. Walker, Y. Zhang, M. Steen, and M. leong, *in* "Technical Digest International Electron Devices Meeting", p. 49, 2003.
- 98. S. Nkakharai, T. Tezuka, N. Sugiyama, Y. Moriyama, and S. Takagi, *Applied Physics Letters* **83**, 3516 (2003).
- 99. M. Bruel, Nuclear Instruments and Methods in Physics Research B 108, 313 (1996).
- 100. S. W. Bedell and W. A. Lanford, *Journal of Applied Physics* **90**, 1138 (2001).
- 101. A. J. Pitera and E. A. Fitzgerald, *Journal of Applied Physics* **97**, 104511 (2005).
- 102. J. C. M. Li, R. A. Oriani, and L. S. Darken, *Z. Physik Chem. Neue Folge* **49**, 271 (1966).
- 103. G. Taraschi, A. J. Pitera, and E. A. Fitzgerald, *Solid-State Electronics* **48**, 1297 (2004).
- 104. D. M. Isaacson, G. Taraschi, A. J. Pitera, N. Ariel, T. A. Langdo, and E. A. Fitzgerald, *Journal of the Electrochemical Society* **153**, G134 (2006).
- 105. G. Taraschi, Z.-Y. Cheng, M. T. Currie, C. W. Leitz, T. A. Langdo, M. L. Lee, J. L. Hoyt, D. A. Antoniadis, and E. A. Fitzgerald, *in* "Proceedings of International Symposium on SOI Technology and Devices", p. 27, 2001.
- M. K. Weldon, V. E. Marsico, Y. J. Chabal, A. Agarwal, D. J. Eaglesham, J. Sapjeta, W. L. Brown, D. C. Jabobson, Y. Caudano, S. B. Christman, and E. E. Chaban, *J. Vac. Sci. Technol. B* 15, 1065 (1997).
- 107. N. M. Johnson, D. K. Biegelsen, M. D. Moyer, V. R. Deline, and C. A. Evans, *Applied Physics Letters* **38**, 995 (1981).

- 108. S. Estreicher, *Physical Review B* **36**, 9122 (1987).
- 109. C. G. Van de Walle and N. H. Nickel, *Physical Review B* 51, 2636 (1995).
- 110. M. Vos, C. Wu, I. V. Mitchell, T. E. Jackman, J.-M. Baribeau, and J. P. McCaffrey, *Nuclear Instruments and Methods in Physics Research* **B66**, 361 (1992).
- 111. M. Vos, C. Wu, I. V. Mitchell, T. E. Jackman, J.-M. Baribeau, and J. P. McCaffrey, *Applied Physics Letters* **58**, 951 (1991).
- 112. T. E. Haynes and O. W. Holland, *Applied Physics Letters* **61**, 61 (1992).
- 113. B. T. Chilton, B. J. Robinson, D. A. Thompson, T. E. Jackman, and J.-M. Baribeau, *Applied Physics Letters* **54**, 42 (1989).
- 114. D. J. Eaglesham, J. M. Poate, D. C. Jacobson, M. Cerullo, L. N. Pfeiffer, and K. West, *Applied Physics Letters* **58**, 523 (1991).
- 115. G. M. Cohen, P. M. Mooney, V. K. Paruchuri, and H. J. Hovel, *Applied Physics Letters* **86**, 251902 (2005).
- 116. R. H. Esser, K. D. Hobart, and F. J. Kub, *Journal of Applied Physics* **92**, 1945 (2002).
- 117. C. L. Dorhman, *unpublished data*.