

# MIT Open Access Articles

# *Low-Swing Signaling on Monolithically Integrated Global Graphene Interconnects*

The MIT Faculty has made this article openly available. *Please share* how this access benefits you. Your story matters.

**Citation:** Lee, Kyeong-Jae et al. "Low-Swing Signaling on Monolithically Integrated Global Graphene Interconnects." IEEE Transactions on Electron Devices 57.12 (2010): 3418–3425. Web.© 2010 IEEE.

As Published: http://dx.doi.org/10.1109/ted.2010.2083667

Publisher: Institute of Electrical and Electronics Engineers

Persistent URL: http://hdl.handle.net/1721.1/70907

**Version:** Final published version: final published article, as it appeared in a journal, conference proceedings, or other formally published context

**Terms of Use:** Article is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.



# Low-Swing Signaling on Monolithically Integrated Global Graphene Interconnects

Kyeong-Jae Lee, *Student Member, IEEE*, Masood Qazi, *Student Member, IEEE*, Jing Kong, *Member, IEEE*, and Anantha P. Chandrakasan, *Fellow, IEEE* 

Abstract—In this paper, we characterize the performance of monolithically integrated graphene interconnects on a prototype 0.35- $\mu$ m CMOS chip. The test chip implements an array of transmitter/receivers to analyze the end-to-end data communication on graphene wires. Large-area graphene sheets are first grown by chemical vapor deposition, which are then subsequently processed into narrow wires up to 1 mm in length. A low-swing signaling technique is applied, which results in a transmitter energy of 0.3–0.7 pJ/b · mm<sup>-1</sup> and a total energy of 2.4–5.2 pJ/b · mm<sup>-1</sup>. Bit error rates below 2 × 10<sup>-10</sup> are measured using a 2<sup>31</sup> – 1 pseudorandom binary sequence. Minimum voltage swings of 100 mV at 1.5-V supply and 500 mV at 3.3-V supply have also been demonstrated. At present, the graphene wire is largely limited by its growth quality and high sheet resistance.

*Index Terms*—complementary metal–oxide–semiconductor (CMOS) integrated circuits, graphene, interconnects, low-swing signaling.

#### I. INTRODUCTION

THE semiconductor industry has advanced at an exponential rate over the last few decades. In recent years, interconnects have become a major limiting factor on the performance of very large scale integrated systems [1]–[3]. Latency, energy dissipation, and signal integrity have all become an increasingly difficult problem to cope with. Many solutions have emerged to address these challenges, ranging from new materials and processes to novel microarchitectures. Improving fundamental material properties are expected to become more important in highly scaled technologies. Surface scattering of conducting electrons is projected to be a major concern, drastically increasing the effective resistivity of copper interconnects [4]. This results from a combination of smaller cross-sectional dimensions and increased liner thicknesses. Heat management will also be increasingly important, as higher energy dissipation of wires and poor thermal conductivity of low-k insulators contribute to substantial temperature increases.

Among many materials, graphene has received much attention in recent years as a replacement for copper intercon-

The authors are with the Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: kjaelee@mit.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2010.2083667



Fig. 1. Overview of the chip. Graphene wires are monolithically integrated and electrically connected to a transmitter and a receiver.

nects. Graphene is a planar sheet composed of carbon atoms. Graphene exhibits ballistic transport [5], [6], high intrinsic mobility [6], [7], high thermal conductivity [8], [9], and high current-carrying capacity [10], making it attractive not only for transistors [11], [12] but also for interconnects [13], [14] and even as a thermal interface material [15]. Theoretical projections show that, at small linewidths (< 8 nm), graphene will outperform copper with a 1 : 1 aspect ratio [13]. Graphene sheets are also an attractive alternative to carbon nanotubes (CNT) as they are more compatible with conventional lithography methods. While selective growth and placement of CNTs has been difficult, graphene can be grown in large sheets [16], [17] and then be subsequently patterned and etched. This results in better control and higher reproducibility of graphene devices.

DC characterization of sub-50-nm graphene interconnects has been reported [10], [14], but very few studies exist on evaluating their performance when integrated with CMOS. Off-chip measurements have limited scope and often require expensive equipment. Furthermore, demonstrating integration with CMOS is a critical step in establishing a path for graphene electronics. These topics are addressed by demonstrating 1-mm graphene wires integrated with a CMOS low-swing transmitter/ receiver pair operating up to 50 Mb/s. Chen et al. have recently reported the first integrated graphene/CMOS system [18], where CMOS ring oscillators are used to indirectly measure the performance of short graphene wires. In contrast, this paper focuses on end-to-end data communication on medium to long graphene wires (Fig. 1). The performance of each graphene wire is measured in detail, using isolated transmitters and receivers. Wire lengths range from 0.5 to 1 mm for ease of delay measurements and for demonstrating reliable fabrication and signal transmission over longer length scales.

This paper is organized as follows: Section II describes the characteristics of graphene interconnects and their integration

Manuscript received April 6, 2010; revised August 25, 2010; accepted September 20, 2010. Date of publication October 25, 2010; date of current version November 19, 2010. The review of this paper was arranged by Editor M. A. Reed.

process with CMOS. Section III discusses the CMOS chip architecture and test setup. Section IV presents the onchip measurement results. Finally, Section V concludes this paper.

#### **II. GRAPHENE INTERCONNECTS**

#### A. Graphene Growth and Patterning

In this paper, large graphene sheets are grown by chemical vapor deposition (CVD) [16], [17], [19]. Previously, mechanical exfoliation has been used to obtain high-quality graphene [10], [14], but this method produces small flakes of graphene and is not suitable for large-scale integration. CVD-grown graphene can produce arbitrarily large graphene sheets [19], which can then be processed by standard lithography methods to produce narrow graphene wires. For interconnect applications, multilayer graphene is more desirable than a single layer. Thus, the CVD process used in this study uses a Ni catalyst, whereas a Cu catalyst yields monolayer graphene growth [19], [20].

CVD growth is carried out on a 500-nm Ni substrate for 5 min at 1000 °C, with 5–30 sccm of methane and 1300 sccm of hydrogen [17]. This results in a large-area multilayered graphene sheet directly on top of the nickel film. After the growth is completed, a layer of poly(methyl methacrylate) (PMMA) is spun on top of the graphene/Ni substrate. A 10% HCl aqueous solution is used to detach the PMMA/graphene layer from the underlying Ni substrate. This PMMA/graphene film can then be placed on an arbitrary target substrate, whereafter the PMMA layer is rinsed off with acetone [17].

#### B. Off-Chip Electrical Characterization

For off-chip electrical characterization, the graphene film is placed on a blank SiO<sub>2</sub>/Si substrate. The current CVD process yields graphene sheets with an average thickness of 10–15 nm, and the four-point probe measurements yield an approximate sheet resistance between 600 and 900  $\Omega$ /sq. An electron-beam lithography step followed by an O<sub>2</sub> plasma etch produces the graphene wires with widths of 1 and 10  $\mu$ m and lengths from 50 to 300  $\mu$ m. Either Ti/Au, Cr/Au, or Ti/Pt metal pads have been deposited to make contacts for probing. Fig. 2 shows the resistance of graphene wires as a function of length/width ratio. For this particular batch of devices, the extracted sheet resistance from the slope was roughly 790  $\Omega$ /sq, which is close to the value of 740  $\Omega$ /sq obtained from the four-point probe measurements.

## C. Integration With CMOS

All processes for graphene/CMOS integration are CMOS compatible and follow a similar flow as in [18]. Fig. 3 shows both a drawing and an optical image of the CMOS chip at one end of the graphene wire. A similar flow as in the previous section is used to transfer the graphene film to the CMOS chip and then define the graphene wires. After Ti/Pt contacts are deposited, a  $CF_4/Ar$  etch process opens the passivation layer to expose the top metal layer of the CMOS chip. A brief Ar



Fig. 2. Resistance of graphene wires fabricated on SiO<sub>2</sub>/Si test wafers.



Fig. 3. Process flow for graphene and CMOS integration. A drawing and an optical image at one end of the graphene wire are shown.



Fig. 4. Scanning electron microscope image of the CMOS die and the integrated graphene wires.

plasma is used to clean the native oxide formed on the exposed Al wires. Finally, Ti is sputtered to make the via plugs between the graphene contacts and the CMOS metal layer. Fig. 4 shows



Fig. 5. (a) Diagram of the low-swing design. The graphene wire is simulated as a  $\pi$ 3 distributed RC wire. (b) Waveform of the simulated low-swing design using  $V_{DD} = 3.3$  V,  $V_{REF} = 0.6$  V,  $R_{GR} = 180$  k $\Omega$ ,  $C_{GR} = 200$  fF, and  $C_{INTEG} = 3$  fF.

the CMOS die and the graphene wires. The graphene wires are integrated and electrically connected to the underlying CMOS drivers and receivers.

# III. CHIP OPERATION AND TEST SETUP

The CMOS chip includes an array of drivers/receivers to test signal transmission on integrated graphene wires. Full- and low-swing designs are included. The full-swing topology uses an inverter chain to drive the signal and is unrepeated. The energy for signal transmission on a wire is roughly  $C_w V_{sw}^2$ , where  $C_w$  is the capacitance of the wire, and  $V_{sw}$  is the voltage swing on the wire. Thus, by reducing the voltage swing, the energy used to transmit a signal can be significantly reduced. While many variants exist [21]–[24], this chip uses an NMOS push–pull driver and a secondary reference voltage source  $V_{\text{REF}}$  to generate a low-swing signal on the graphene wire. The receiver is a single-ended pseudodifferential latch-based sense amplifier [see Fig. 5(a)] [24].

The graphene wire was simulated using a  $\pi 3$  distributed RC wire model. The distributed resistance  $R_{\rm GR}$  was estimated from the experimental values of the graphene sheet resistance. The capacitance  $C_{\rm GR}$  of the wire was estimated from a field solver using the dimensions of the CMOS metal stack and the passivation layer. The parasitic capacitance due to integration, i.e.,  $C_{\rm INTEG}$ , was also estimated as 2–5 fF.

The measurement setup is shown in Figs. 6 and 7. The transmitter and the receiver are independently clocked with a programmable delay. The balanced clock tree for the transmitter and the receiver are matched to provide minimal skew. Furthermore, the worst-case delay of the transmitter and receivers are 0.59 ns, which is at least an order of magnitude smaller than the delay of the wire. The data input for each channel can either be an alternating 0101 pattern or a  $2^{31} - 1$  pseudorandom binary sequence (PRBS).

## **IV. MEASUREMENT RESULTS**

### A. Process and Device Reliability

The test chip was implemented in a standard 0.35- $\mu$ m CMOS process. As the integrated graphene/CMOS chip primarily serves as a technology demonstrator, a more advanced CMOS



Fig. 6. Diagram of the experimental setup.



Fig. 7. Photo of the experimental setup.

technology was not needed and not used here. Similarly, the graphene wire widths are relatively large (4  $\mu$ m) for ease of fabrication, but the results are expected to scale as linewidths are reduced. The length of the wires are 0.5 and 1 mm. All measurements have used data rates between 1 and 50 Mb/s. Fig. 8 shows the transient waveforms for the low-swing design. A similar waveform is obtained for the full-swing topology. The data output  $D_{\rm OUT}$  signal shows that it follows the input  $D_{\rm IN}$  pattern and confirms connectivity of the graphene data channel.

The total yield of the working devices was about 60% for 0.5-mm wires and about 3% for 1-mm wires. Unlike the test devices fabricated on flat  $SiO_2/Si$  wafers, the device yield for the longer wires has been affected by the topology of the CMOS passivation layer and the increased number of processing steps.



Fig. 8. Transient waveform of digital signals for the low-swing design with a  $2^{31} - 1$  PRBS input pattern ( $V_{DD} = 3.3$  V,  $V_{REF} = 0.5$  V).



Fig. 9. (Top) Measured delay and (bottom) BERs of a low-swing graphene channel. The clock delay  $\Delta$ clk is fixed at 12.8 ns. The BER is measured using a  $2^{31} - 1$  PRBS at  $V_{DD} = 3.3$  V.

However, similar to [18], the integration process did not appear to alter the graphene quality. The extracted  $R_{\rm GR}$  values from the measurements are close to the expected values. Graphene wires that did not function were mainly a result of lithography alignment errors or tears/voids along the graphene channel. Visual inspection of the chip after each step revealed that graphene teared apart mostly during various lithography/etch steps. Handling small CMOS chips also contributed to lithography challenges. As recent work has demonstrated, the device yield is expected to increase with further process optimization and by working with wafer-scale graphene sheets and CMOS wafers [19], [25].

Overall, the measurements were repeatable and did not show any signs of degradation over the period of a month. Fig. 9 shows the measured bit error rates (BERs) using a  $2^{31} - 1$ PRBS. The transmitter/receiver clocks are fixed at a relative skew of roughly 12.8 ns. As  $V_{\text{REF}}$  decreases, the delay of the channel increases. A sufficient timing margin is guaranteed when the channel delay is much smaller than the preset clock



Fig. 10. Histogram of delay measurements (L = 0.5 mm) at  $V_{DD} = 3.3 \text{ V}$ . For the low-swing design, the plotted data are at  $V_{\text{REF}} = 1 \text{ V}$ , where the channel delay is minimized.



Fig. 11. Measured channel delay of the graphene wire in a full-swing topology.

skew, resulting in a very small BER. This timing margin becomes more difficult to meet as the channel delay approaches and exceeds the preset skew, which is reflected in the increase in BER. For the nominal measurements, the graphene wires show BERs less than  $2 \times 10^{-10}$  at data rates between 10 and 25 Mb/s. This shows reliable operation and that the properties of graphene wires do not drastically change under operating conditions.

#### B. Delay Performance

The distribution of the measured channel delay is shown in Fig. 10. In Fig. 11, the delay of the full-swing design slightly increases at lower supply voltages. For the low-swing topology,  $V_{\text{REF}}$  sets the voltage swing on the wire. As  $V_{\text{REF}}$  is reduced, the delay of the channel also increases (Fig. 12). This appears to be mainly limited by the noise margin and sensitivity of the sense amplifier at the receiver. For lower supply voltages  $V_{DD}$ , the kickback voltage at the receiver input node is reduced and thus allows the low-swing design to operate at lower voltage levels. The data in Fig. 12 could be further improved with better amplifier design but nonetheless illustrates an advantage of the low-swing design. At  $V_{DD} = 1.5$  V, the delay of a full-swing design increases, whereas the low-swing design maintains a smaller delay by tuning  $V_{\text{REF}}$ .

A minimum width M4 Al wire (L = 1 mm) is included as a reference wire. For the low-swing topology, the measured delay



Fig. 12. Measured channel delay of the graphene wire in a low-swing topology (L = 0.5 mm).



Fig. 13. Measured energy profile of the graphene wire.

on the M4 wire is 0.497 ns, and the delay on the graphene wire with L = 1 mm is 13.915 ns. The actual M4 wire delay is likely smaller than 0.497 ns as the measurement is dominated by the transmitter and receiver delay. The graphene wire width is  $6 \times$ that of the M4 wire but  $58 \times$  smaller in thickness. The resulting cross-sectional area of the M4 wire is roughly  $9 \times$  larger than that of the graphene wire. While a fair comparison may be difficult, the (per-width) delay performance of the graphene wire clearly underperforms the M4 Al wire. The performance of the graphene wire is limited by its high sheet resistance (600–900  $\Omega/sq$ ). Ultimately, better control over the growth process is needed to grow highly uniform multilayer graphene films. The projected limits of graphene in comparison to Cu are shown in Section IV-D.

## C. Energy Performance

While the total energy of the low-swing design shows modest improvement  $(1.4-2.1\times)$  over the full-swing design, this is limited by the receivers in this paper. In comparison, the transmitter energy of the low-swing design is  $4-4.7\times$  lower than that of the full-swing design. For both design topologies, only 10%-40% of the total energy is dissipated through the transmitters (Fig. 13). While the transmitter energy scales with wire length, the receivers are clocked and require relatively constant conversion energy. For longer wire lengths and higher



Fig. 14. Comparison of the measured and simulated energy profiles of a lowswing data channel at  $V_{DD} = 3.3$  V. The data points are the measured values, whereas the solid lines are from the simulations using the values of  $R_{\rm GR} =$ 90 k $\Omega$ ,  $C_{\rm GR} = 115$  fF, and  $C_{\rm INTEG} = 3$  fF.

density interconnect fabrics, the transmitter energy, and hence the overall energy improvements, is projected to increase.

Although the main advantage of the low-swing design comes from reducing  $V_{\text{REF}}$  and the energy dissipation on the wire, this energy only accounted for a small portion of the total energy. The energy dissipated from the (low-swing) NMOS drivers is less than 22% of the transmitter energy and less than 4% of the total energy (Fig. 14). Nonetheless, the solid lines in Fig. 14 are from the simulation results using the values of  $R_{\rm GR} =$ 90 k $\Omega$ ,  $C_{\rm GR} = 115$  fF, and  $C_{\rm INTEG} = 3$  fF, which shows good agreement with the measured results. To compare the capacitive load of the wires, another reference wire was included on top of the passivation layer. A 40-nm Ti/Pt wire with the same width as the graphene wire was fabricated. At  $V_{\text{REF}} = 1$  V, the measured energy dissipation values of the NMOS transistors to drive the wire load are 103.23 and 212.73 fJ for the graphene and Ti/Pt wires, respectively. The Ti/Pt wire is roughly  $2.5 \times$ thicker than the graphene layer, and this is reflected in the larger energy dissipation from the NMOS drivers. A summary of the on-chip measurements is shown in Table I, and the delay and energy performance show good agreement with the expected values of  $R_{\rm GR}$  and  $C_{\rm GR}$ .

# D. Future Prospects

Most importantly, the graphene quality needs to be improved to be competitive with copper interconnects. The graphene used in this paper is too resistive, but sheet resistances as low as 30  $\Omega$ /sq from four layers have been reported from p-doped CVD-grown graphene [25]. Chemical doping of AuCl<sub>3</sub> has also been proven to be very effective on one- to two-layer graphene films, reducing their sheet resistance up to 77% [26].

Table II compares the graphene and CMOS wire performance. A monolayer graphene (on  $SiO_2$ ) is highly resistive and may also present manufacturing reliability concerns. Multilayer stacking and doping is necessary to achieve comparable numbers to copper. To achieve the same resistance and dimensions of a copper wire in 16-nm CMOS, the desired number of layers

TABLE I SUMMARY OF MEASUREMENTS

| Technology            | 0.35 µm, 3.3V CMOS                     |                   |  |  |  |
|-----------------------|----------------------------------------|-------------------|--|--|--|
| Graphene Wires        | W=4 µm, L=0.5, 1 mm                    |                   |  |  |  |
|                       | Full-Swing                             | Low-Swing         |  |  |  |
| Delay (L=0.5mm)       | 4.7 - 9.6 ns                           | 5.2 - 15.2 ns     |  |  |  |
|                       | (avg. 6.2 ns)                          | (avg. 9.5 ns)     |  |  |  |
| Transmitter Energy    | 2.6-2.8 pJ/bit/mm                      | 0.3-0.7 pJ/bit/mm |  |  |  |
| Total Energy          | 6.2-8.2 pJ/bit/mm                      | 2.4-5.2 pJ/bit/mm |  |  |  |
| Energy-Delay-Product  | (low-swing vs. full-swing)             |                   |  |  |  |
|                       | up to 3.3x improvement                 |                   |  |  |  |
| Bit error rates       | less than 2x10 <sup>-10</sup>          |                   |  |  |  |
| Minimum voltage swing | $100 \text{mV} (@V_{DD}=1.5 \text{V})$ |                   |  |  |  |
|                       | $500 \text{mV} (@V_{DD}=3.3 \text{V})$ |                   |  |  |  |
| Data rates            | 1 - 50 Mbps                            |                   |  |  |  |

 TABLE
 II

 COMPARISON BETWEEN GRAPHENE AND CMOS GLOBAL WIRES

|                                                              | R <sub>SHEET</sub> | Graphene           | R              | С       | Width |  |  |
|--------------------------------------------------------------|--------------------|--------------------|----------------|---------|-------|--|--|
|                                                              | $(\Omega/sq)$      | Layer #            | $(k\Omega/mm)$ | (fF/mm) | (nm)  |  |  |
| This Work                                                    |                    |                    |                |         |       |  |  |
| Graphene wire                                                | $\sim \! 800$      | 16 nm <sup>a</sup> | 200            | 165     | 4000  |  |  |
| Projected Limit of Graphene on SiO <sub>2</sub> <sup>b</sup> |                    |                    |                |         |       |  |  |
| Single-layer <sup>c</sup>                                    | 30                 | 1                  | 1200           | 57      | 25    |  |  |
| Multi-layer <sup>c</sup>                                     | 0.79               | 38                 | 32             | 93      | 25    |  |  |
| AsF5-doped <sup>d</sup>                                      | 0.73               | 38                 | 29             | 115     | 25    |  |  |
| Global Copper Wire <sup>e</sup>                              |                    |                    |                |         |       |  |  |
| 22 nm CMOS                                                   | -                  | -                  | 19             | 150     | 30    |  |  |
| 16 nm CMOS                                                   | -                  | -                  | 32             | 180     | 25    |  |  |

of a multilayer stack is roughly 38, which results in a smaller thickness than that of copper. This leads to roughly half the wire capacitance than copper and, hence, better performance. Furthermore, for the same number of layers, the resistance can be further reduced if the graphene is doped with AsF<sub>5</sub> [27]. The resulting wire capacitance is slightly larger as the interlayer spacing is slightly larger than an undoped multilayer graphene stack.

While Table II lists the ideal values, recent demonstration of sub-50-nm graphene interconnects has shown that the best devices are comparable to copper [14]. Nonetheless, obtaining thick multilayer stacks that approach this limit requires further research. At much narrower linewidths, impurity scattering and line edge roughness are also expected to play a bigger role and increase the resistivity. Finding a reliable method that grows multiple layers while suppressing the interlayer and edge scattering effects remains a future step.

Although the design requirements and process capabilities dictate the graphene thickness, using graphene wires with lower capacitance can be advantageous in energy-constrained systems. The highly resistive wires may be acceptable since many ultralow-energy circuits [28] have modest speed requirements (10 kHz to 10 MHz). More importantly, the ability to grow

very thin layers with high precision provides a manufacturing advantage over copper. This may be important even for generalpurpose wires, where the performance benefit shown in Table II is rather modest. The combination of these advantages along with other remarkable properties, namely, high current capacity and thermal conductivity, may prove to be a more compelling reason for adopting graphene. Although producing homogeneous and defect-free graphene layers limits the performance here, this paper establishes a platform to evaluate graphene wires and provides an important step toward realizing a truly integrated graphene/CMOS system.

# V. CONCLUSION

This paper has characterized the performance of low-swing signaling on monolithically integrated graphene wires. CVDgrown graphene was fabricated into wires up to 1 mm in length on a 0.35- $\mu$ m CMOS chip. This paper has primarily focused on technology demonstration, and thus, a more advanced CMOS process was not needed and not used here. Reliable operation of end-to-end data communication on these graphene wires was demonstrated, achieving BERs below  $2 \times 10^{-10}$ . A lowswing signaling technique was used to achieve a transmitter energy of 0.3–0.7 pJ/b  $\cdot$  mm<sup>-1</sup> and a total energy efficiency of 2.4–5.2 pJ/b  $\cdot$  mm<sup>-1</sup>. Despite the high sheet resistivity of as-grown graphene (> 600  $\Omega/sq$ ), integrated graphene links running at 50 Mb/s was demonstrated. On-chip measurements were in good agreement with the simulated results, and recent work shows promise as the reported sheet resistivity is an order of magnitude smaller than the graphene devices used in this paper. Ultimately, cleaner processing steps and optimized CVD growth conditions are necessary to produce higher quality graphene films. Other unique electrical and thermal properties of graphene may also play an important role in establishing graphene as a viable replacement for copper interconnects.

## ACKNOWLEDGMENT

The authors would like to acknowledge the support of the Interconnect Focus Center, one of six research centers funded under the Focus Center Research Program, which is a Semiconductor Research Corporation entity. Part of the device fabrication was performed at the Center for Nanoscale Systems, Harvard University. The authors would also like to thank F. Chen for the valuable discussions.

#### REFERENCES

- M. T. Bohr, "Interconnect scaling-the real limiter to high performance ULSI," in *IEDM Tech. Dig.*, Dec. 1995, pp. 241–244.
- [2] J. Meindl, "Interconnect opportunities for gigascale integration," *IEEE Micro*, vol. 23, no. 3, pp. 28–35, May/Jun. 2003.
- [3] J. Meindl, R. Venkatesan, J. Davis, J. Joyner, A. Naeemi, P. Zarkesh-Ha, M. Bakir, T. Mule, P. Kohl, and K. Martin, "Interconnecting device opportunities for gigascale integration (GSI)," in *IEDM Tech. Dig.*, 2001, pp. 23.1.1–23.1.4.
- [4] Q.-T. Jiang, M.-H. Tsai, and R. H. Havemann, "Line width dependence of copper resistivity," in *Proc. IEEE Int. Interconnect Technol. Conf.*, 2001, pp. 227–229.
- [5] C. Berger, Z. Song, X. Li, X. Wu, N. Brown, C. Naud, D. Mayou, T. Li, J. Hass, A. N. Marchenkov, E. H. Conrad, P. N. First, and W. A. De Heer,

"Electronic confinement and coherence in patterned epitaxial graphene," *Science*, vol. 312, no. 5777, pp. 1191–1196, May 2006.

- [6] X. Du, I. Skachko, A. Barker, and E. Y. Andrei, "Approaching ballistic transport in suspended graphene," *Nat. Nanotechnol.*, vol. 3, no. 8, pp. 491–495, Aug. 2008.
- [7] K. Bolotin, K. Sikes, Z. Jiang, M. Klima, G. Fudenberg, J. Hone, P. Kim, and H. Stormer, "Ultrahigh electron mobility in suspended graphene," *Solid State Commun.*, vol. 146, no. 9/10, pp. 351–355, Jun. 2008.
- [8] A. Balandin, S. Ghosh, W. Bao, I. Calizo, D. Teweldebrhan, F. Miao, and C. Lau, "Superior thermal conductivity of single-layer graphene," *Nano Lett.*, vol. 8, no. 3, pp. 902–907, Mar. 2008.
- [9] Q. Shao, G. Liu, D. Teweldebrhan, and A. A. Balandin, "Hightemperature quenching of electrical resistance in graphene interconnects," *Appl. Phys. Lett.*, vol. 92, no. 20, p. 202108, May 2008.
- [10] R. Murali, Y. Yang, K. Brenner, T. Beck, and J. D. Meindl, "Breakdown current density of graphene nanoribbons," *Appl. Phys. Lett.*, vol. 94, no. 24, p. 243114, Jun. 2009.
- [11] M. Y. Han, B. Özyilmaz, Y. Zhang, and P. Kim, "Energy band-gap engineering of graphene nanoribbons," *Phys. Rev. Lett.*, vol. 98, no. 20, p. 206805, May 2007.
- [12] X. Wang, Y. Ouyang, X. Li, H. Wang, J. Guo, and H. Dai, "Room-temperature all-semiconducting sub-10-nm graphene nanoribbon field-effect transistors," *Phys. Rev. Lett.*, vol. 100, no. 20, p. 206803, May 2008.
- [13] A. Naeemi and J. Meindl, "Conductance modeling for graphene nanoribbon (GNR) interconnects," *IEEE Electron Device Lett.*, vol. 28, no. 5, pp. 428–431, May 2007.
- [14] R. Murali, K. Brenner, Y. Yang, T. Beck, and J. Meindl, "Resistivity of graphene nanoribbon interconnects," *IEEE Electron Device Lett.*, vol. 30, no. 6, pp. 611–613, Jun. 2009.
- [15] S. Ghosh, I. Calizo, D. Teweldebrhan, E. P. Pokatilov, D. L. Nika, A. A. Balandin, W. Bao, F. Miao, and C. N. Lau, "Extremely high thermal conductivity of graphene: Prospects for thermal management applications in nanoelectronic circuits," *Appl. Phys. Lett.*, vol. 92, no. 15, p. 151911, Apr. 2008.
- [16] K. S. Kim, Y. Zhao, H. Jang, S. Y. Lee, J. M. Kim, K. S. Kim, J.-H. Ahn, P. Kim, J.-Y. Choi, and B. H. Hong, "Large-scale pattern growth of graphene films for stretchable transparent electrodes," *Nature*, vol. 457, no. 7230, pp. 706–710, Feb. 2009.
- [17] A. Reina, X. Jia, J. Ho, D. Nezich, H. Son, V. Bulovic, M. S. Dresselhaus, and J. Kong, "Large area, few-layer graphene films on arbitrary substrates by chemical vapor deposition," *Nano Lett.*, vol. 9, no. 1, pp. 30–35, Jan. 2009.
- [18] X. Chen, K.-J. Lee, D. Akinwande, G. F. Close, S. Yasuda, B. Paul, S. Fujita, J. Kong, and H.-S. P. Wong, "High-speed graphene interconnect monolithically integrated with CMOS ring oscillators operating at 1.3 GHz," in *IEDM Tech. Dig.*, 2009, pp. 1–4.
- [19] Y. Lee, S. Bae, H. Jang, S. Jang, S.-E. Zhu, S. H. Sim, Y. I. Song, B. H. Hong, and J.-H. Ahn, "Wafer-scale synthesis and transfer of graphene films," *Nano Lett.*, vol. 10, no. 2, pp. 490–493, Feb. 2010.
- [20] X. Li, W. Cai, J. An, S. Kim, J. Nah, D. Yang, R. Piner, A. Velamakanni, I. Jung, E. Tutuc, S. K. Banerjee, L. Colombo, and R. S. Ruoff, "Largearea synthesis of high-quality and uniform graphene films on copper foils," *Science*, vol. 324, no. 5932, pp. 1312–1314, Jun. 2009.
- [21] R. Ho, K. Mai, and M. Horowitz, "Efficient on-chip global interconnects," in Proc. Symp. VLSI Circuits, Jun. 2003, pp. 271–274.
- [22] R. Ho, T. Ono, R. Hopkins, A. Chow, J. Schauer, F. Liu, and R. Drost, "High speed and low energy capacitively driven on-chip wires," *IEEE J. Solid-State Circuits*, vol. 43, no. 1, pp. 52–60, Jan. 2008.
- [23] E. Mensink, D. Schinkel, E. Klumperink, E. van Tuijl, and B. Nauta, "A 0.28 pJ/b 2 Gb/s/ch transceiver in 90nm cmos for 10mm on-chip interconnects," in *Proc. ISSCC Tech. Dig.*, Feb. 2007, pp. 414–612.
- [24] H. Zhang, V. George, and J. Rabaey, "Low-swing on-chip signaling techniques: Effectiveness and robustness," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 8, no. 3, pp. 264–272, Jun. 2000.
- [25] S. Bae, H. Kim, Y. Lee, X. Xu, J. Park, Y. Zheng, J. Balakrishnan, T. Lei, H. Kim, Y. Song, Y.-J. Kim, K. Kim, B. Ozyilmax, J.-H. Ahn, H. Byung, and S. Iijima, "Roll-to-roll production of 30-inch graphene films for transparent electrodes," *Nat. Nanotechnol.*, vol. 5, no. 8, pp. 574– 578, Aug. 2010.
- [26] K. K. Kim, A. Reina, Y. Shi, H. Park, L.-J. Li, Y. H. Lee, and J. Kong, "Enhancing the conductivity of transparent graphene films via doping," *Nanotechnology*, vol. 21, no. 28, p. 285205, Jul. 2010.
- [27] C. Xu, H. Li, and K. Banerjee, "Graphene nano-ribbon (GNR) interconnects: A genuine contender or a delusive dream?," in *IEDM Tech. Dig.*, Dec. 2008, pp. 1–4.

- [28] J. Kwong, Y. Ramadass, N. Verma, and A. Chandrakasan, "A 65 nm sub- Vt microcontroller with integrated sram and switched capacitor dcdc converter," *IEEE J. Solid-State Circuits*, vol. 44, no. 1, pp. 115–126, Jan. 2009.
- [29] Predictive Technology Model. [Online]. Available: http://ptm.asu.edu
- [30] J.-H. Chen, C. Jang, S. Xiao, M. Ishigami, and M. S. Fuhrer, "Intrinsic and extrinsic performance limits of graphene devices on SiO<sub>2</sub>," *Nat. Nanotechnol.*, vol. 3, no. 4, pp. 206–209, Apr. 2008.
- [31] A. Gupta, G. Chen, P. Joshi, S. Tadigadapa, and P. C. Eklund, "Raman scattering from high-frequency phonons in supported n-graphene layer films," *Nano Lett.*, vol. 6, no. 12, pp. 2667–2673, Dec. 2006.
- [32] International Technology Roadmap for Semiconductors (ITRS), Semicond. Ind. Assoc., Washington, DC, 2007.



**Kyeong-Jae Lee** (S'05) received the B.S. degree in computer engineering from the University of Virginia, Charlottesville, in 2005 and the M.S. degree in electrical engineering and computer science from the Massachusetts Institute of Technology, Cambridge, in 2007. He is currently working toward the Ph.D. degree with the Massachusetts Institute of Technology.

From June 2007 to August 2007, he was with the Circuits Research Laboratory, Intel Corporation, Hillsboro, OR, measuring high-frequency properties

of carbon nanotube devices. His research interests include the development of integrated systems for CMOS and emerging technologies, such as carbon nanotubes and graphene devices.

Mr. Lee was a corecipient of the 2008 Design Automation Conference/ International Solid-State Circuits Conference Student Design Contest Award.



**Masood Qazi** (S'06) received the B.Sc. degrees in both physics and electrical science and engineering and the M.Eng. degree in electrical engineering and computer science in 2006 and 2007, respectively, from the Massachusetts Institute of Technology, Cambridge, where he is currently working toward the Ph.D. degree with the Microsystems Technology Laboratory.

His research interests include integrated circuit design for semiconductor memory devices.



**Jing Kong** (M'09) received the B.S. degree in chemistry from Peking University, Beijing, China, in 1997 and the Ph.D. degree in chemistry from Stanford University, Stanford, CA, in 2002.

In 2004, she joined the Massachusetts Institute of Technology, Cambridge, where she is currently an Associate Professor with the Department of Electrical Engineering and Computer Science. She has worked in the field of carbon nanotubes for over ten years and has published numerous papers on this subject. She and her colleagues at Stanford were

among the first to develop the chemical vapor deposition method for synthesizing individual single-walled carbon nanotubes, and they also initiated the research on carbon nanotube chemical sensors. The research activity in her current group involves controlled synthesis of carbon nanotubes and graphene, investigation of their electronic and optical properties, and integration with the complementary metal–oxide–semiconductor circuits.



Anantha P. Chandrakasan (M'95–SM'01–F'04) received the B.S., M.S., and Ph.D. degrees from the University of California, Berkeley, in 1989, 1990, and 1994, respectively, all in electrical engineering and computer science.

Since September 1994, he has been with the Massachusetts Institute of Technology (MIT), Cambridge, where he is currently the Joseph F. and Nancy P. Keithley Professor of Electrical Engineering. He is also the Director of the MIT Microsystems Technology Laboratories. He is a coauthor of *Low* 

Power Digital CMOS Design (Kluwer Academic Publishers, 1995), Digital Integrated Circuits (Pearson Prentice-Hall, 2003, 2nd edition), and Sub-threshold Design for Ultra-Low Power Systems (Springer, 2006). He is also a Co-Editor of Low Power CMOS Design (IEEE Press, 1998), Design of High-Performance Microprocessor Circuits (IEEE Press, 2000), and Leakage in Nanometer CMOS Technologies (Springer, 2005). His research interests include low-power digital integrated circuit design, wireless microsensors, ultrawideband radios, and emerging technologies.

Dr. Chandrakasan has served as a Technical Program Co-Chair for the 1997 International Symposium on Low Power Electronics and Design, VLSI Design 1998, and the 1998 IEEE Workshop on Signal Processing Systems. He was the Signal Processing Subcommittee Chair for the International Solid-State Circuits Conference (ISSCC) 1999-2001, the Program Vice Chair for ISSCC 2002, the Program Chair for ISSCC 2003, the Technology Directions Subcommittee Chair for ISSCC 2004–2009, and the Conference Chair for ISSCC 2010. He served on the IEEE Solid-State Circuits Society Administrative Committee from 2000 to 2007, and he was the Meetings Committee Chair from 2004 to 2007. He was an Associate Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS from 1998 to 2001. He was a corecipient of several awards, including the 1993 IEEE Communications Society's Best Tutorial Paper Award, the IEEE Electron Devices Society (EDS)'s 1997 Paul Rappaport Award for the Best Paper in an EDS publication during 1997, the 1999 Design Automation Conference (DAC) Design Contest Award, the 2004 DAC/ISSCC Student Design Contest Award, the 2007 ISSCC Beatrice Winner Award for Editorial Excellence, and the ISSCC Jack Kilby Award for Outstanding Student Paper (2007-2009). He was also the recipient of the 2009 Semiconductor Industry Association University Researcher Award.