Term Rewriting System Models of Modern Microprocessors

by

Lisa A. Poyneer

Submitted to the Department of Electrical Engineering and Computer Science
on May 13, 1999, in partial fulfillment of the
requirements for the degree of
Master of Engineering in Electrical Engineering and Computer Science

Abstract

Term Rewriting System models and corresponding simulators represent a powerful, high-level approach to hardware design and testing. TRS principles are discussed, along with modeling techniques such as pipelining and modularity. Two RISC Instruction Set Architectures are the focus of the modeling. Eleven models are presented, varying in complexity from a single-cycle version to a speculative, modular, out-of-order version. Principles of generating simulators for TRS models are discussed. Five simulators are presented and used on a test-suite of code as an example of the benefits of simulation.

Thesis Supervisor: Arvind
Title: Johnson Professor of Computer Science
Acknowledgments

I would like to thank Arvind for giving me the opportunity to work with him and CSG and for his many hours of both professional and technical guidance. I sincerely appreciate his efforts on my behalf. Thank you to James Hoe for being a great mentor, collaborator and role model. Thanks to Dan Rosenband for a great proof-read of my thesis and for being a good officemate. Thanks to everyone else in CSG, particularly Mitch Mitchell, Jan-Willem Maessen and Alex Caro.
# Contents

1 Introduction 13

1.1 Problem statement 13

1.2 Term Rewriting Systems 14

1.2.1 Definition of Term Rewriting System 14

1.2.2 Applicability of TRS 15

1.3 Processors 16

1.3.1 Pipelining 16

1.3.2 Speculative Execution 17

1.3.3 Out-of-order execution 17

1.4 The Instruction Sets 18

1.4.1 AX ISA 18

1.4.2 DLX ISA 18

1.5 Basic TRS Building Blocks 20

1.6 Summary 20

2 Simple Non-Pipelined Models 21

2.1 Harvard Model and design principles 21

2.2 The Harvard AX Model, $M_{ax}$ 22

2.2.1 Definition 22

2.2.2 Rules 22

2.2.3 Example of execution of $M_{ax}$ 23

2.3 The Harvard DLX Model, $M_{dlx}$ 23

2.3.1 Definition 24

2.3.2 Rules 25

2.4 The Princeton Model and design principles 27

2.5 The Princeton AX Model, $M_{Pax}$ 27

2.5.1 Definition 27
2.5.3 Example of execution ........................................... 29

2.6 Alternatives and discussion .................................... 29
  2.6.1 Definition ..................................................... 31
  2.6.2 Rules ........................................................... 31

2.7 Summary ............................................................ 32

3 Simple Pipelined models .......................................... 35
  3.1 Pipelining in hardware and TRS models ....................... 35
  3.2 New types for TRSs ............................................. 36
  3.3 The Stall Pipelined AX Model, $M_{pipe_ax}$ .................. 37
    3.3.1 Definition .................................................. 37
    3.3.2 Rules ........................................................ 37
    3.3.3 Example of execution ..................................... 39
  3.4 The Bypass Pipelined AX Model, $M_{byp_ax}$ ................. 41
    3.4.1 Definition .................................................. 41
    3.4.2 New Rules .................................................. 41
    3.4.3 Example of execution ..................................... 43
  3.5 Summary ............................................................ 43

4 Complex models ..................................................... 47
  4.1 New types for TRSs ............................................. 48
  4.2 Branch Prediction Schemes ..................................... 48
    4.2.1 Branch Prediction Schemes ................................ 49
  4.3 The Speculative AX Model, $M_{spec_ax}$ ...................... 49
    4.3.1 Definition .................................................. 49
    4.3.2 Rules ........................................................ 49
  4.4 Register Renaming and Multiple Functional Units ............ 53
  4.5 The Register-Renaming AX Model, $M_{rr_ax}$ ............... 53
    4.5.1 Definition .................................................. 53
    4.5.2 Rules ........................................................ 53
  4.6 Summary ............................................................ 61

5 Simulation ............................................................ 63
  5.1 Principles of Simulation ....................................... 63
    5.1.1 Clock-centric Implementations ............................ 63
    5.1.2 Rule-centric Implementations ............................. 67
5.2 The Simulators for AX TRSs ................................................. 67
  5.2.1 \( M_{ax} \) ................................................................. 67
  5.2.2 \( M_{pipe_{ax}} \) .......................................................... 67
  5.2.3 \( M_{byp_{ax}} \) ......................................................... 68
  5.2.4 \( M_{spec_{ax}} \) ....................................................... 68
  5.2.5 \( M_{rr_{ax}} \) ........................................................... 68
  5.3 Test results on simulations .................................................. 69
  5.4 Summary ................................................................. 70

6 Conclusions ................................................................. 71

A DLX Models ............................................................... 73
  A.1 The Princeton DLX Model, \( MP_{dlx} \) .................................. 73
    A.1.1 Definition .......................................................... 73
  A.2 The Pipelined DLX Model, \( M_{pipe_{dlx}} \) ............................. 75
    A.2.1 Definition .......................................................... 75
    A.2.2 Rules ............................................................... 76
  A.3 The Speculative DLX Model, \( M_{spec_{dlx}} \) .......................... 81
    A.3.1 Definition .......................................................... 81
    A.3.2 Rules ............................................................... 81

B Hardware Generation via Compilation ................................... 85
List of Figures

1-1 Example execution trace for $M_{gcd}$ ................................................. 15
2-1 Example initial state for $M_{az}$ .................................................. 23
2-2 Example execution trace for $M_{az}$ ............................................. 24
2-3 Example initial state for $MP_{az}$ ............................................... 29
2-4 Example execution trace for $MP_{az}$ ........................................... 30
3-1 Example initial state for $M_{pipe_{az}}$ ............................................. 39
3-2 Example execution trace for $M_{pipe_{az}}$ ....................................... 40
3-3 Example initial state for $M_{byp_{az}}$ ........................................... 44
3-4 Example execution trace for $M_{byp_{az}}$ ....................................... 44
4-1 2-bit prediction ................................................................. 50
4-2 Schematic of the units of $Mrr_{az}$ .............................................. 54
4-3 Definition of $Mrr_{az}$ ............................................................. 55
4-4 State transitions for IRB entries in ROB ........................................ 60
List of Tables

5.1 Relations between $M_{pipe_{ax}}$ rules ........................................... 68
5.2 Relations between $M_{spec_{ax}}$ rules ........................................... 69
5.3 Instruction Mix for Testing Code .................................................. 69
5.4 Results of simulators for AX models ........................................... 70
Chapter 1

Introduction

1.1 Problem statement

Term Rewriting Systems (TRSs) have long been used to describe programming languages. Recent work ([1],[2] and[3]) has investigated using TRSs to describe modern computer hardware such as processors and memory systems. This research has lead toward the development of a complete system for design, testing and production of hardware using TRSs.

TRSs, used in conjunction with simulators and hardware/software compiler, will greatly improve the processor development process. TRS models are intuitive to write, are modular, and allow a complete description to be written in days or even hours. They are easy to reason with and are amenable to proofs. Simulators, which are straightforward to write, are easily modifiable if the TRS changes and, with instrumentation, allow for testing and profiling throughout the development process. Debugging, corrections and design changes can be done at high-level and in earlier design stages, instead of after the hardware is generated. The compiler will automatically generate target code (either Verilog or a high-level programming language) removing the burden of hand-coding from scratch.

Instead of designing a chip, hand-writing the Verilog code, waiting for the hardware to return and testing it and iterating the above for design changes, TRS will allow the designer to write and manipulate high level descriptions, testing in software and making changes on the fly. The compiler will automatically generate the hardware description at the end of the design process. Just as the use of high-level programming languages and their compilers was a great improvement over writing assembly code, we hope that the use of TRS and its simulators and compilers will similarly improve hardware design.

This thesis is concerned with the modeling and simulation steps described above. The Introduction discusses the basics of TRS and fundamental concepts in computer architectures that are
built on later. Chapters 2, 3 and 4 present many new models of the DLX and AX ISAs and provide discussion on the relative merits and design challenges. Chapter 5 addresses the issues involved in simulation and synthesis of hardware from these TRS models and presents several simulators, along with the results of running them on a small test-suite of code.

1.2 Term Rewriting Systems

1.2.1 Definition of Term Rewriting System

A Term Rewriting System model consists of a set of terms, a set of rules for rewriting these terms and a set of initial terms. To begin, the model has a definition, or declaration, of all the state elements by type.

The definition is followed by the rules. Each rule has an initial state and if clause, which together represent the precondition that must be met for the rule to be enabled. The rule also has a specification of the rewritten state, with an optional where clause to contain bindings used. (In Section 5.1 we work further with the format of a TRS) For a set of rules, a TRS executes as follows. Whenever a rule has its precondition satisfied, it has been triggered. Multiple rules may trigger at the same time. However, only one rule can fire at once, and this firing happens atomically. With multiple rules triggered, the one to fire is chosen randomly. A system proceeds until no rules are triggered. If, given a specific initial state, a system always reaches the same final state no matter the order of rule firing, it is called confluent.

A simple example of a TRS is one describing Euclid’s GCD algorithm. This algorithm is both simple and well-known, so its proof is omitted here. This model, called \( M_{gcd} \), begins with the two numbers and ends when just one number, the greatest common divisor, is left after rewriting.

\[
\begin{align*}
\text{PAIR} & = \text{Pair}(\text{VAL}, \text{VAL}) || \text{Done}(\text{NUM}) \\
\text{VAL} & = \text{Num}(\text{NUM}) || \text{Mod}(\text{NUM}, \text{NUM}) \\
\text{NUM} & = \text{Bit}[32]
\end{align*}
\]

**Rule 1**
Pair(Num(x), Num(y))
if \( y = 0 \)
\[\Rightarrow \text{Done}(x)\]

**Rule 2**
Pair(Num(x), Num(y))
if \( y > x \)
\[\Rightarrow \text{Pair}(\text{Num}(y), \text{Num}(x))\]

**Rule 3**
Pair(Num(x), Num(y))
if \( x \geq y \text{ and } y \neq 0 \)
\[\Rightarrow \text{Pair}(\text{Num}(y), \text{Mod}(x, y))\]
Rule 4
\[ \text{Mod}(x, y) \quad \text{if } x \geq y \quad \Rightarrow \quad \text{Mod}(v, y) \]
\[ \text{where } v := x - y \]

Rule 5
\[ \text{Mod}(x, y) \quad \text{if } x < y \quad \Rightarrow \quad \text{Num}(x) \]

<table>
<thead>
<tr>
<th>State</th>
<th>Rule Applied</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pair(Num(231), Num(98))</td>
<td>Rule 3</td>
</tr>
<tr>
<td>Pair(Num(98), Mod(231,98))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(98), Mod(133, 98))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(98), Mod(35, 98))</td>
<td>Rule 5</td>
</tr>
<tr>
<td>Pair(Num(98), Num(35))</td>
<td>Rule 3</td>
</tr>
<tr>
<td>Pair(Num(35), Mod(98, 35))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(35), Mod(63, 35))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(35), Mod(28, 35))</td>
<td>Rule 5</td>
</tr>
<tr>
<td>Pair(Num(35), Num(28))</td>
<td>Rule 3</td>
</tr>
<tr>
<td>Pair(Num(28), Mod(35, 28))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(28), Mod(7, 28))</td>
<td>Rule 5</td>
</tr>
<tr>
<td>Pair(Num(28), Num(7))</td>
<td>Rule 3</td>
</tr>
<tr>
<td>Pair(Num(7), Mod(28, 7))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(7), Mod(21, 7))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(7), Mod(14, 7))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(7), Mod(7, 7))</td>
<td>Rule 4</td>
</tr>
<tr>
<td>Pair(Num(7), Mod(0, 7))</td>
<td>Rule 5</td>
</tr>
<tr>
<td>Pair(Num(7), Num(0))</td>
<td>Rule 1</td>
</tr>
<tr>
<td>Done(7)</td>
<td>-</td>
</tr>
</tbody>
</table>

Figure 1-1: Example execution trace for \( M_{\text{gcd}} \). The left column shows the state, the right column the triggered and fired rule. Given the numbers 231 and 98, \( M_{\text{gcd}} \) correctly calculates the gcd, which is 7. 231 has prime factorization \( 7 \ast 33 \) and 91 has factorization \( 7 \ast 13 \).

1.2.2 Applicability of TRS

TRSs have traditionally been used to describe software languages. A classic example is the SK combinatory system, which is generally expressed as the following two rules.

\[
\begin{align*}
    K \ x \ y & \rightarrow x \\
    S \ x \ y \ z & \rightarrow (x \ y) \ (y \ z)
\end{align*}
\]

These rules may be expressed in our TRS notation as follows:

\[
\begin{align*}
    \text{PAIR} & = \ \text{Ap}(E,E) \\
    E & = S \ || \ K || \ \text{Ap}(E,E)
\end{align*}
\]
First
\[ Ap(K, Ap(x, y)) \]
\[ \Rightarrow \quad Ap(K, x) \]

Second
\[ Ap(S, Ap(x, Ap(y, z))) \]
\[ \Rightarrow \quad Ap(Ap(x, z), Ap(y, z)) \]

SK formalism, unlike the lambda calculus, has no variables and ye has the power to express all computable functions. The study of these two rules has inspired a lot of theoretical and languages research. The TRSs considered in this thesis are much less powerful.

1.3 Processors

Modern Microprocessors are very different from the first computers that emerged forty years ago. To improve performance, most microprocessors can execute instructions in a pipelined manner. Modern microprocessor pipelines are complex and permit speculative and out-of-order execution of instructions. The models presented later in this work follow the evolution of microprocessors and become progressively more complex. Below is a summary of the key concepts and styles of implementations.

1.3.1 Pipelining

Pipelining seeks to exploit the fact that in a single-cycle implementation, most of the resources are idle during the long clock period. For example, after instruction fetch the instruction memory lies idle for the rest of the clock cycle, waiting for the register file, ALU and data memory to be used in turn. By splitting the data path into multiple stages, each with independent resources, multiple instructions can be executed at once, as on an assembly line. The reduction in combinational logic in each stage brings a corresponding reduction in the clock period. The initial pipelined model will not include floating point (FP) instructions, and will have linear order instruction issue and completion.

Pipelining, however, creates many new issues that the control logic must deal with. Execution of code in a pipelined implementation must be equivalent to execution on a non-pipelined implementation, so data, control and structural hazards must be solved. Data hazards arise when an instruction produces data necessary for a later instruction. Basic pipelines will have Read-after-Write (RAW) hazards, where one instruction reads data written by a preceding instruction. RAW data hazards can be solved with stalls or bypasses. Control hazards occur when one instruction controls what instructions are executed after it, possibly necessitating nullification of instructions already in the pipeline. Branches and interrupts cause control hazards. Structural hazards arise from competition for a single resource. Examples of structural hazards are competition for functional units. A correct pipelined implementation needs to correctly handle all of the hazards present to ensure correct
execution and handle them as efficiently as possible to improve performance. Pipelined models are presented in Chapter 3.

1.3.2 Speculative Execution

A significant percentage of instructions in normal execution are changes in the flow of control. In a simple pipelined implementation, a branch or jump will cause a few stalls during execution. In a more deeply pipelined implementation doing out of order execution, changes in control are much more difficult to deal with. All instructions before a branch must commit, while no instructions after (excepting the delay slot in DLX) may modify processor state. Changing the flow of control is also more expensive, because multiple instructions can be executing on different functional units at once.

If the target of a control flow change can be predetermined with reasonable accuracy on instruction issue, the costly flushing of the pipeline and/or delaying of instructions can be avoided. On issue some mechanism, frequently called the Branch Target Buffer, is accessed to determine the predicted next address. Execution is speculated with this new address until the actual target is resolved in later stages. If the prediction is correct, the processor wins, otherwise it undo the effect of incorrect instructions and transfer control to the correct target. If prediction has a high rate of accuracy, this strategy will be highly effective. There are many different ways to predict branch behavior, including one and two-level prediction and various adaptive strategies. Speculative models are presented in Chapter 4.

1.3.3 Out-of-order execution

In an inefficient implementation of a pipelined integer and FP data path, the long latencies of the FP units will cause a large number of stalls. By deviating from the linear paradigm, out-of-order issue and out-of-order completion can generate higher utilization of resources, with a corresponding jump in system complexity.

A modern processor has multiple functional units. These multiple units introduce a new set of problems for a pipelined implementation. Because different units will have different latencies (e.g. an add will be faster than a divide) enforcing in-order completion will cause backwards pressure on the pipeline. If out-of-order completion is allowed, care must be taken to avoid Write-after-write hazards. This can be done at either the issue stage or via write-back stage arbitration.

The variable latency of the units can also cause stalls in the issue stage while instructions wait for certain units to become available. Out-of-order execution can alleviate these delays. However, care must be taken to avoid Write-after-read anti-dependence hazards on issue. There are several common approaches to non-linear execution, most notably register renaming and score-boarding. A register renaming model is presented in Chapter 4.
1.4 The Instruction Sets

For this thesis two RISC ISAs have been chosen. RISC ISAs where chosen because the smaller number of instructions and standard instruction format would make comprehension easier, and the prevalence of RISC ISA in current industry development. AX, a minimalist RISC ISA has been used purely for research and teaching purposes. It’s small size and simplicity make it ideal for introducing and illustrating new concepts. The more realistic DLX ISA, described in [4], is similar to current industry ISAs and provides an illustration of the power of TRS methods.

1.4.1 AX ISA

AX has only six instructions. It is a basic load/store architecture. Its instructions are as follows:

- **Load Constant**: \( r := \text{Loadc}(v), RF[r] \leftarrow v \)
- **Load Program Counter**: \( r := \text{Loadpc}, RF[r] \leftarrow pc \)
- **Arithmetic Operation**: \( r := \text{Op}(r1, r2), RF[r] \leftarrow r1 \text{ op } r2 \)
- **Jump**: \( Jz(r1, r2), \text{if } r1 == 0, pc \leftarrow RF[r2] \)
- **Load**: \( r := \text{Load}(r1), RF[r] \leftarrow \text{Memory}[RF[r1]] \)
- **Store**: \( \text{Store}(r1, r2), \text{Memory}[RF[r1]] \leftarrow RF[r2] \)

1.4.2 DLX ISA

DLX features a simple load/store style architecture, and has a branch delay slot. DLX specifies the following:

- 32 1-word (32-bit) general purpose integer registers, with R0 as the bitbucket.
- 32 1-word floating point registers.
- Data types of 8-bit, 16-bit or 1-word for integers and 1-word or 2-word for floating point.

**Instruction format**

DLX was designed to have a fixed-length instruction format to decrease decode time. There are three instruction types: I-type, R-type and J-type.

**I-Type** \([\text{opcode}(6)||r\text{s1}(5)||r\text{d}(5)||\text{immediate}(16)]\)

**R-Type** \([\text{opcode}(6)||r\text{s1}(5)||r\text{s2}(5)||r\text{d}(5)||\text{func}(11)]\)

**J-Type** \([\text{opcode}(6)||\text{offset}(26)]\)
Types

Within the three instruction types above, there are 7 basic types of instructions that can be described in register transfer language. An example of each basic type is listed below.

- Register-register ALU operations (R-type): \( rd := \text{rs1} \text{ func } \text{rs2} \)
- Register-immediate ALU operations (I-type): \( rd := \text{rs1} \text{ op } \text{immediate} \)
- Loads (I-type): \( rd := \text{Mem}[(\text{rs1} + \text{immediate})] \)
- Stores (I-type): \( \text{Mem}[(\text{rs1} + \text{immediate})] := rd \)
- Conditional branches (I-type): if \( \text{rs1} \), \( pc := pc + 4 + \text{immediate} \) else \( pc := pc + 4 \)
- Jumps register (I-type): \( pc := \text{rs1} \)
- Jumps (J-type): \( pc := pc + 4 + \text{displacement} \)

DLX Instructions

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>RTL</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD(U), SUB(U), MUL(U), DIV(U)</td>
<td>arithmetical operations</td>
<td>( rd = \text{rs1} \text{ op } \text{rs2} )</td>
</tr>
<tr>
<td>AND, OR, XOR</td>
<td>logical operations</td>
<td>( rd = \text{rs1 logicalop } \text{rs2} )</td>
</tr>
<tr>
<td>SLL, SRL, SRA</td>
<td>Shifts, logical and arithmetical</td>
<td>( rd = \text{rs1} \ll (\text{rs2}) )</td>
</tr>
<tr>
<td>SLT, SGT, SLE, SGE, SEQ, SNE</td>
<td>Set logical operations</td>
<td>if ( {\text{rs1 logicalop } \text{rs2}} {\text{rd1 = 1}} ) else ( \text{rd1 = 0} )</td>
</tr>
<tr>
<td>ADD(U)I, SUB(U)I, MUL(U)I, DIV(U)I</td>
<td>arithmetic immediate operations</td>
<td>( rd = \text{rs1 op } \text{immediate} )</td>
</tr>
<tr>
<td>ANDI, ORI, XORI</td>
<td>Logical immediate operations</td>
<td>( rd = \text{rs1 logicalop } \text{immediate} )</td>
</tr>
<tr>
<td>SLLI, SRLI, SRAI</td>
<td>Shifts by immediate, logical and arithmetic</td>
<td>( rd = \text{rs1} \ll \text{immediate} )</td>
</tr>
<tr>
<td>BEQ, BNEZ</td>
<td>Branch (not) equal to</td>
<td>if ( {\text{rs1} {pc = pc + 4 + \text{immediate}}} ) else ( pc = pc + 4 )</td>
</tr>
<tr>
<td>J, JAL</td>
<td>Jump (optional link to r31)</td>
<td>( pc = pc + 4 + \text{immediate} )</td>
</tr>
<tr>
<td>JR, JALR</td>
<td>Jump register (optional link to r31)</td>
<td>( pc = \text{rs1} )</td>
</tr>
<tr>
<td>LB</td>
<td>Load byte</td>
<td></td>
</tr>
<tr>
<td>LH</td>
<td>Load half-word</td>
<td></td>
</tr>
<tr>
<td>LW</td>
<td>Load word</td>
<td>( rd = \text{Mem}[(\text{rs1} + \text{immediate})] )</td>
</tr>
<tr>
<td>LF, LD</td>
<td>Load single or double precision floating point</td>
<td></td>
</tr>
<tr>
<td>SB</td>
<td>Store byte</td>
<td></td>
</tr>
<tr>
<td>SH</td>
<td>Store half-word</td>
<td></td>
</tr>
<tr>
<td>SW</td>
<td>Store word</td>
<td>( \text{Mem}[(\text{rs1} + \text{immediate})] = rd )</td>
</tr>
</tbody>
</table>
1.5 Basic TRS Building Blocks

There are several basic elements that we will use throughout this thesis in TRSs. There are two basic types that we will use: the single element (e.g. a register) and the labeled collection of these elements (e.g. a memory or register file.) A single element is represented as a single term of the type of data it contains. The program counter is therefore just a term of type ADDR. For a collection of elements, we use an abstract data type and define simple operation on it.

\[
\begin{align*}
PC &= ADDR \\
RF &= Array[RNAME] VAL \\
RF &= Array[ADDR] INST \\
RF &= Array[ADDR] VAL
\end{align*}
\]

For both register files and memories we adopt a shorthand convention for reading and writing elements. To mean “the value of the second element of the pair with label r” we write \( rf[r] \). To mean “set the value of the second element of the pair with label r to be v” we write \( rf[r := v] \).

The types RNAME, VAL, ADDR, and INST must also be defined. For our purposes we have a 32-bit address space in memory, 32 registers store data in 32 bit blocks. To be thorough, ADDR should be the conjunction of \(2^{32}\) different terminals (i.e. \( ADDR = 0 \ || \ 1 \ || \ ... \ || \ 2^{32} - 1 \)) but as shorthand we instead say Bit[n], where 0 is the first and \(2^n - 1\) is the last terminal. The INST type is specified as being one of six different instructions.

\[
\begin{align*}
ADDR &= Bit[32] \\
INST &= Loadc(RNAME, VAL) || Loadpc(RNAME) || Op(RNAME, RNAME, RNAME) || Load(RNAME, RNAME) || Store(RNAME, RNAME) || Jz(RNAME, RNAME) \\
RNAME &= Reg0 || Reg1 || Reg2 || ... || Reg31 \\
VAL &= Bit[32]
\end{align*}
\]

As we introduce new terms to cope with increasing model complexity, they will be discussed.

1.6 Summary

This Chapter has presented the basic concepts of Term Rewriting Systems, modern computer processor architecture techniques and two ISAs. The statement that TRS techniques and models present a powerful new way to design hardware will be justified in the following chapters. Chapters 2, 3 and 4 will present many models, increasing in complexity of both model and hardware for AX and DLX. Chapter 5 will discuss how to simulate these models and provide an example of the advantages of easily generated simulators.
Chapter 2

Simple Non-Pipelined Models

In this chapter the simple beginnings of TRS processor models are discussed. We begin with the most basic model, the Harvard model, and then use the Princeton model to show how to break functionality up across rules.

2.1 Harvard Model and design principles

A Harvard style implementation has separate memories for instructions and data. A very basic processor can be designed using this style and a single-cycle combinational circuit that executes one instruction per clock cycle. It can be easily designed by laying down the hardware necessary for each instruction. For example, a register add would require connections from the PC to the register file to read the operands then connections to the ALU. The ALU result and the target register from the PC are also connected to the register file.

Conceptually, the Harvard model is very simple, and the TRS description is likewise. For this model the state is the different state elements of the machine: the pc, register file, instruction memory and data memory. The functions that the hardware performs, such as addition or resetting the pc on a jump, are embodied in the where clauses of the rules. For each instruction that has a different opcode (e.g. add versus load) a different rule is needed to describe the different hardware action.

First the Harvard model for the AX ISA, $M_{ax}$, is presented, along with a sample execution trace to illustrate the execution of a TRS model. Next, the considerations for modeling the more complex DLX ISA are discussed along with that model, $M_{dlx}$. 
2.2 The Harvard AX Model, $M_{ax}$

As described in Section 1.4 AX has only six instructions. $M_{ax}$ has only seven rules (two for the Jz), with each rule containing all the functionality of a complete instruction execution.

2.2.1 Definition

This model is very simple. It contains only a program counter, register file and instruction and data memories. For definitions and discussion of the building block types, see Section 1.5

\[
\text{PROC} = \text{Proc}(PC, RF, IM, DM)
\]

2.2.2 Rules

The Loadc instruction is the simplest. The value specified in the instruction is stored to the target register. The pc is incremented to proceed with linear program execution.

\[
\text{Rule 1 - Loadc} \\
\text{Proc}(pc, rf, im, dm) \\
\begin{align*}
\text{if } & \text{im}[pc] = \text{Loadc}(r, v) \\
\Rightarrow & \text{Proc}(pc + 1, rf[r := v], im, dm)
\end{align*}
\]

The Loadpc instruction stores the current pc into the target register.

\[
\text{Rule 2 - Loadpc} \\
\text{Proc}(pc, rf, im, dm) \\
\begin{align*}
\text{if } & \text{im}[pc] = \text{Loadpc}(r) \\
\Rightarrow & \text{Proc}(pc + 1, rf[r := pc], im, dm)
\end{align*}
\]

The Op instruction adds the values stored in the two operand registers and stores the result in the target register.

\[
\text{Rule 3 - Op} \\
\text{Proc}(pc, rf, im, dm) \\
\begin{align*}
\text{if } & \text{im}[pc] = \text{Op}(r, r_1, r_2) \\
\Rightarrow & \text{Proc}(pc + 1, rf[r := v], im, dm) \\
\text{where } & v := \text{Op} \text{ applied to } rf[r_1], rf[r_2]
\end{align*}
\]

The Load instruction reads the data memory at the address specified by the contents of register r1 and writes the data to register r.

\[
\text{Rule 4 - Load} \\
\text{Proc}(pc, rf, im, dm) \\
\begin{align*}
\text{if } & \text{im}[pc] = \text{Load}(r, r_1) \\
\Rightarrow & \text{Proc}(pc + 1, rf[r := v], im, dm) \\
\text{where } & v := \text{dm}[rf[r_1]]
\end{align*}
\]

The Store instruction stores the value of register reg at the address is data memory specified by
register ra.

**Rule 5 - Store**

\[ \text{Proc}(pc, rf, im, dm) \]
\[ \text{if } im[pc] == \text{Store}(ra, r1) \]
\[ \implies \text{Proc}(pc + 1, rf, im, dm[ad := v]) \]
\[ \text{where } ad := rf[ra] \text{ and } v := rf[r1] \]

If the value of register rc is 0, the branch is taken. In the successful case, pc is set to the contents of register ra. Otherwise the pc is incremented as normal.

**Rule 6 - Jz taken**

\[ \text{Proc}(pc, rf, im, dm) \]
\[ \text{if } im[pc] == \text{Jz}(rc, ra) \text{ and } rf[rc] == 0 \]
\[ \implies \text{Proc}(rf[ra], rf, im, dm) \]

**Rule 7 - Jz not taken**

\[ \text{Proc}(pc, rf, im, dm) \]
\[ \text{if } im[pc] == \text{Jz}(rc, ra) \text{ and } rf[rc] \neq 0 \]
\[ \implies \text{Proc}(pc + 1, rf, im, dm) \]

### 2.2.3 Example of execution of \( M_{ax} \)

An example of \( M_{ax} \) from an initial start state is given as follows. Keep in mind that rules fire atomically and if many rules can fire, one is randomly chosen to fire. In this simple case, at most one rule can fire for any given state. Independence and is discussed further in Chapter 5.

<table>
<thead>
<tr>
<th>State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>pc</td>
<td>0</td>
</tr>
<tr>
<td>rf</td>
<td>all zeros</td>
</tr>
</tbody>
</table>
| im    | \begin{align*}
im[0] &= \text{Loadc}(r0, 1) \\
im[1] &= \text{Loadc}(r2, -1) \\
im[2] &= \text{Loadc}(r1, 16) \\
im[3] &= \text{Load}(r3, r1) \\
im[4] &= \text{Loadpc}(r10) \\
im[5] &= \text{Op}(r3, r3, r3) \\
im[6] &= \text{Jz}(r0, r1) \\
im[7] &= \text{Op}(r0, r2, r0) \\
im[8] &= \text{Jz}(r0, r10) \\
im[9] &= \text{Op}(r3, r0, r3) \\
\end{align*} |
| dm    | dm[16] = 5 |

Figure 2-1: Example initial state for \( M_{ax} \)

### 2.3 The Harvard DLX Model, \( M_{dlx} \)

As described in Section 1.4, DLX is a more complex ISA. At this simple stage this just means more rules to write for each different type of instruction. The main difference from AX, besides the larger
The current state is shown in the first four columns, followed by the triggered rules and single rule that fires. The next state is shown in the following line of the table.

number of instructions, is the branch delay slot. This is dealt with by using an extra term to store the next pc.

2.3.1 Definition

There are only a few elements of state necessary in the Harvard model: the PC, the register file, the next PC and the instruction and data memories. This next PC field is necessary to implement the branch delay slot required by DLX. Our TRS model of a Harvard processor is then:

\[
\text{PROC} = \text{Proc(PC, NEXT, RF, IM, DM)} \\
\text{NEXT} = \text{ADDR}
\]

We need new definitions of instructions because this is a different instruction set:

\[
\begin{align*}
\text{INST} & = \text{REGREGOP} \ || \ \text{SETLOGOP} \ || \ \text{REGIMMOP} \\
& = \text{JUMPOP} \ || \ \text{MEMOP} \\
\text{REGREGOP} & = \text{Regregop(RNAME, RNAME, RNAME, RRTYPE)} \\
\text{RRTYPE} & = \text{Add} || \text{Sub} || \text{Mul} || \text{Div} || \text{Addu} || \text{Subu} \\
& \quad \text{Mulu} || \text{Divu} || \text{And} || \text{Or} \ || \text{Xor} \ || \text{Sll} \ || \text{Srl} \ || \text{Sra} \\
\text{SETLOGOP} & = \text{Setlogop(RNAME, RNAME, RNAME, SLTYPE)} \\
\text{SLTYPE} & = \text{Slt} || \text{Sgt} || \text{Sle} || \text{Sge} || \text{Seq} || \text{Sne} \\
\text{REGIMMOP} & = \text{Regimmop(RNAME, VAL, RNAME, RITYPE)} \\
\text{RITYPE} & = \text{Addi} || \text{Subi} || \text{Muli} || \text{Divi} || \text{Addui} || \text{Subui} \\
& \quad \text{Mului} || \text{Divui} || \text{Andi} || \text{Ori} \ || \text{Xori} \ || \text{Slli} \ || \text{Srli} \ || \text{Srai} \\
\text{JUMPOP} & = \text{Beqz(RNAME, VAL)} || \text{Bnez(RNAME, VAL)} \\
& = \text{J(VAL)} || \text{Jal(VAL)} || \text{Jr(RNAME)} || \text{Jah(RNAME)} \\
\text{MEMOP} & = \text{Lw(RNAME, VAL, RNAME)} || \text{Lh(RNAME, VAL, RNAME)} \\
& = \text{Lb(RNAME, VAL, RNAME)} || \text{Sw(RNAME, VAL, RNAME)} \\
& = \text{Sh(RNAME, VAL, RNAME)} || \text{Sb(RNAME, VAL, RNAME)}
\end{align*}
\]

Figure 2-2: Example execution trace for $M_{az}$ The current state is shown in the first four columns, followed by the triggered rules and single rule that fires. The next state is shown in the following line of the table.
2.3.2 Rules

The rules for a Harvard style implementation are straightforward to write. The Instructions can be divided into three semantic groups and the rules are a direct translation from the instruction set.

Register Instructions

The arithmetic and logical operations simply apply the operator to the two register values (or one value and immediate) and save the result in the register file.

- **Reg-Reg Op**
  
  \[
  \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
  \]
  
  \[
  \text{if } \text{im}[\text{ia}] == \text{Regregop}(\text{rs1}, \text{rs2}, \text{rd}, \text{rrtype})
  \]
  
  \[
  \implies \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, \text{v}], \text{im}, \text{dm})
  \]
  
  \[
  \text{where } \text{v} := \text{rrtype}(\text{rf}[\text{rs1}], \text{rf}[\text{rs2}])
  \]

- **Set-Logical**
  
  \[
  \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
  \]
  
  \[
  \text{if } \text{im}[\text{ia}] == \text{SetlogOp}(\text{rs1}, \text{rs2}, \text{rd}, \text{sltype}) \text{ and sltype}(\text{rf}[\text{rs1}], \text{rf}[\text{rs2}]) == \text{true}
  \]
  
  \[
  \implies \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, 1], \text{im}, \text{dm})
  \]

- **Reg-Imm Rule**
  
  \[
  \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
  \]
  
  \[
  \text{if } \text{im}[\text{ia}] == \text{RegimmOp}(\text{rs1}, \text{imm}, \text{rs2}, \text{ritype})
  \]
  
  \[
  \implies \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, \text{v}], \text{im}, \text{dm})
  \]
  
  \[
  \text{where } \text{v} := \text{ritype}(\text{rf}[\text{rs1}], \text{imm})
  \]

Control Flow Instructions

Due to DLX's branch delay slot, the instruction after a branch or jump is always executed. The following jumps modify the next pc instead of the pc to account for that.

- **BEQZ**
  
  \[
  \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
  \]
  
  \[
  \text{if } \text{im}[\text{ia}] == \text{Beqz}(\text{rs1}, \text{imm}) \text{ and rf}[\text{rs1}] == 0
  \]
  
  \[
  \implies \text{Proc}(\text{nxt}, \text{ia} + 1 + \text{imm}, \text{rf}, \text{im}, \text{dm})
  \]

- **BNEZ**
  
  \[
  \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
  \]
  
  \[
  \text{if } \text{im}[\text{ia}] == \text{Bnez}(\text{rs1}, \text{imm}) \text{ and rf}[\text{rs1}] \neq 0
  \]
  
  \[
  \implies \text{Proc}(\text{nxt}, \text{ia} + 1 + \text{imm}, \text{rf}, \text{im}, \text{dm})
  \]

Jump

\[
\text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm})
\]

\[
\text{if } \text{im}[\text{ia}] == \text{J}(\text{imm})
\]
Jump and Link
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Jal}(\text{imm}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{ia} + 1 + \text{imm}, \text{rf}[\text{r3l}], \text{nxt} + 1, \text{im}, \text{dm}) \]

JumpRegister
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Jr}(\text{rs1}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{rf}[\text{rs1}], \text{rf}, \text{im}, \text{dm}) \]

JumpRegister and Link
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Jalr}(\text{rs1}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{rf}[\text{rs1}], \text{rf}[\text{r31}], \text{nxt} + 1, \text{im}, \text{dm}) \]

Memory Instructions

Memory operations are straightforward. The half-word and byte load operations return a padded version of the low two or one bytes of that memory location. The store versions write only part of the word by loading the current whole word and combining the new data before writing. Note that these store rules present a problem in implementation because they both read and write data memory in a single cycle.

Load Word
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Lw}(\text{rs1}, \text{imm}, \text{rd}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, \text{dm}[\text{addr}]], \text{im}, \text{dm}) \]
\[ \text{where } \text{addr} := \text{rf}[\text{rs1}] + \text{imm} \]

Load Half-Word
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Lh}(\text{rs1}, \text{imm}, \text{rd}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, \text{v}], \text{im}, \text{dm}) \]
\[ \text{where } \text{v} := \text{LogicalAnd}(0x0011, \text{dm}[\text{addr}]) \text{ and } \text{addr} := \text{rf}[\text{rs1}] + \text{imm} \]

Load Byte
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Lb}(\text{rs1}, \text{imm}, \text{rd}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, \text{v}], \text{im}, \text{dm}) \]
\[ \text{where } \text{v} := \text{LogicalAnd}(0x0001, \text{dm}[\text{addr}]) \text{ and } \text{addr} := \text{rf}[\text{rs1}] + \text{imm} \]

Store Word
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Sw}(\text{rs1}, \text{imm}, \text{rd}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}, \text{im}, \text{dm}[\text{addr}, \text{rf}[\text{rd}]]) \]
\[ \text{where } \text{addr} := \text{rf}[\text{rs1}] + \text{imm} \]

Store Half-Word
\[ \text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{im}, \text{dm}) \]
\[ \text{if } \text{im}[\text{ia}] == \text{Sh}(\text{rs1}, \text{imm}, \text{rd}) \]
\[ \Rightarrow \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}, \text{im}, \text{dm}[\text{addr}, \text{v}]) \]
\[ \text{where } \text{addr} := \text{rf}[\text{rs1}] + \text{imm} \text{ and } \text{v} := \text{xor}(	ext{LogicalAnd}(0x1100, \text{dm}[\text{addr}]), \text{LogicalAnd}(0x0011, \text{rf}[\text{rd}])) \]
Store Byte

\[
\text{Proc}((ia, nxt, rf), im, dm) \\
\text{if } im[ia] == \text{Sb}(rs1, imm, rd) \\
\implies \text{Proc}(nxt, nxt + 1, rf, im, dm[addr, v]) \\
\text{where } addr := rf[rs1] + imm \text{ and } v := \text{xor (LogicalAnd(0x1110, dm[addr]), LogicalAnd(0x0001, rf[rd]))}
\]

Further DLX models are all in Appendix A.

2.4 The Princeton Model and design principles

The Princeton model was another of the original style models. It has identical data and instruction memories. (Note that the proliferation of instruction and data caches make the Harvard-model assumption that instructions and data are stored in different memories more appropriate.) Having only one memory prevents more than one memory access per clock cycle. Therefore whenever an instruction access data memory (i.e. load or store) it cannot also access the instruction memory in the same cycle. This leads to a resource conflict for the memory.

This problem gives us our first modeling challenge. How do we solve this resource conflict? We solve this by creating the TRS equivalent of a two-state controller. In the first state, we fetch the instruction. In the second, we execute it. Every instruction takes two states (or cycles) to execute.

The Princeton model for the AX ISA, \(MP_{ax}\), is now presented, followed by a sample execution trace to illustrate the execution of a TRS model.

2.5 The Princeton AX Model, \(MP_{ax}\)

2.5.1 Definition

In addition to the four state elements from \(M_{ax}\), we add a flag to indicate which state we are in and a register to hold the fetched instruction.

\[
\begin{align*}
\text{PROC} &= \text{Proc}(PC, RF, MEM, INST, FLAG) \\
\text{MEM} &= \text{Array}[ADDR] \, VI \\
\text{VI} &= \text{VAL} \parallel \text{INST} \\
\text{FLAG} &= \text{fetch} \parallel \text{execute}
\end{align*}
\]

2.5.2 Rules

First comes the instruction fetch state. Here we fetch the current instruction, and toggle the flag.

The notation of \(-\) indicates that we don’t care about that variable in the term.

**Rule 0 - Fetch**

\[
\text{Proc}(pc, rf, mem, -, fetch)
\]
The rules in the execute state are very similar to the ones in $M_{ax}$. We simply execute the instruction and increment the pc. The Loadc instruction is the simplest. The value specified in the instruction is stored to the target register.

**Rule 1 - Loadc**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$

if \text{inst} == \text{Loadc}(r, v)

$$\Rightarrow \quad \text{Proc}(pc + 1, rf[r := v], mem, -, fetch)$$

The Loadpc instruction stores the current pc into the target register.

**Rule 2 - Loadpc**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$

if \text{inst} == \text{Loadpc}(r)

$$\Rightarrow \quad \text{Proc}(pc + 1, rf[r := pc], mem, -, fetch)$$

The Op instruction adds the values stored in the two operand registers and stores the result in the target register.

**Rule 3 - Op**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$

if \text{inst} == \text{Op}(r, r1, r2)

$$\Rightarrow \quad \text{Proc}(pc + 1, rf[r := v], mem, -, fetch)$$

where \(v := rf[r1] + rf[r2]\)

The Load instruction reads the data memory at the address specified by the contents of register r1 and writes the data to register r. Here, if a load is detected, the instruction is saved to the special register, the flag is set and the pc incremented.

**Rule 4 - Load**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$

if \text{inst} == \text{Load}(r, r1)

$$\Rightarrow \quad \text{Proc}(pc + 1, rf[r := v], mem, -, fetch)$$

where \(v := \text{mem}[rf[r1]]\)

The Store instruction stores the value of register reg at the address is data memory specified by register ra. Here, if a store is detected the instruction is saved to the buffer and the flag is set.

**Rule 5 - Store**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$

if \text{inst} == \text{Store}(ra, reg)

$$\Rightarrow \quad \text{Proc}(pc + 1, rf, \text{mem}[ad := v], -, fetch)$$

where \(ad := rf[ra] \text{ and } v := rf[reg]\)

If the value of register rc is 0, the branch is taken. In the successful case, pc is set to the contents of register ra. Otherwise the pc is incremented as normal.

**Rule 6 - Jz taken**

$$\text{Proc}(pc, rf, mem, \text{inst, execute})$$
if inst == Jz(rc, ra) and rf[rc] == 0

⇒ Proc(rf[ra], rf, mem, -, fetch)

Rule 7 - Jz not taken
Proc(pc, rf, mem, inst, execute)
if inst == Jz(rc, ra) and rf[rc] ≠ 0

⇒ Proc(pc + 1, rf, mem, -, fetch)

2.5.3 Example of execution

One might argue: what happens if the flag is set to be true and the instruction in inst is not a load or store? Then there is not a rule that can fire and MP_{ax} will halt. Ensuring that the initial state of the terms has the flag set to false, then the flag will be set to true only concurrently with the instruction buffer being set to a valid load or store.

Initialization of terms is necessary for any simulation or hardware execution, though initial terms are not a part of a TRS. In the case of either hardware or software implementations, an initialization is just contents of the memories, register file and pc (usually set to the first point in the instruction memory.)

An example of MP_{ax} from a initial start state is given as follows. Keep in mind that rules fire atomically and if many rules can fire, one is randomly chosen to fire. Note how the 'modes' toggle back between fetch and execute, with each instruction taking two rules to be executed.

<table>
<thead>
<tr>
<th>State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>pc</td>
<td>0</td>
</tr>
<tr>
<td>rf</td>
<td>all zeros</td>
</tr>
<tr>
<td>im</td>
<td>im[0] = Loadc(r0, 1)</td>
</tr>
<tr>
<td></td>
<td>im[1] = Loadc(r2, -1)</td>
</tr>
<tr>
<td></td>
<td>im[2] = Loadc(r1, 16)</td>
</tr>
<tr>
<td></td>
<td>im[3] = Loadc(r3, r1)</td>
</tr>
<tr>
<td></td>
<td>im[4] = Loadc(r10)</td>
</tr>
<tr>
<td></td>
<td>im[5] = Op(r3, r3, r3)</td>
</tr>
<tr>
<td></td>
<td>im[6] = Jz(r0, r1)</td>
</tr>
<tr>
<td></td>
<td>im[7] = Op(r0, r2, r0)</td>
</tr>
<tr>
<td></td>
<td>im[8] = Jz(r0, r10)</td>
</tr>
<tr>
<td></td>
<td>im[9] = Op(r3, r0, r3)</td>
</tr>
<tr>
<td>dm</td>
<td>dm[16] = 5</td>
</tr>
</tbody>
</table>

Figure 2-3: Example initial state for MP_{ax}

2.6 Alternatives and discussion

There is an alternative to the two state MP_{ax} just presented. That model always takes two states to execute instructions that can be executed in only one, since there is no resource conflict. This
Figure 2-4: Example execution trace for $MP_{ax}$ The current state is shown in the first four columns, followed by the rule that fires. The next state is shown in the following line of the table.

<table>
<thead>
<tr>
<th>State</th>
<th>pc</th>
<th>rf</th>
<th>inst</th>
<th>flag</th>
<th>dm</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>-</td>
<td>Loadc(r0, 1)</td>
<td>execute</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>rf[0] = 1</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>-</td>
<td>Loadc(r2, -1)</td>
<td>execute</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>rf[2] = -1</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>-</td>
<td>Loadc(r1, 16)</td>
<td>execute</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>rf[1] = 16</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>-</td>
<td>Load(r3, r1)</td>
<td>execute</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>rf[3] = 5</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>-</td>
<td>Loadpc(r10)</td>
<td>execute</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>rf[10] = 4</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>-</td>
<td>Op(r3, r3, r3)</td>
<td>execute</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>rf[10] = 4</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>-</td>
<td>Jz(r0, r1)</td>
<td>execute</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>-</td>
<td>Jz(r0, r10)</td>
<td>execute</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>-</td>
<td>Op(r0, r2, r0)</td>
<td>execute</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>8</td>
<td>rf[0] = 0</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>8</td>
<td>-</td>
<td>Jz(r0, r10)</td>
<td>execute</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>-</td>
<td>Jz(r0, r1)</td>
<td>execute</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>-</td>
<td>Loadpc(r10)</td>
<td>execute</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>rf[10] = 4</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>-</td>
<td>Op(r3, r3, r3)</td>
<td>execute</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>rf[3] = 20</td>
<td>-</td>
<td>fetch</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>-</td>
<td>Jz(r0, r1)</td>
<td>execute</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>16</td>
<td>-</td>
<td>-</td>
<td>fetch</td>
<td>-</td>
</tr>
</tbody>
</table>
version, MP-alt, instead tries to execute every instruction completely, and breaks into two cycle
mode only when confronted with a load or store.

2.6.1 Definition

In addition to the four state elements from M, we add a flag to indicate which state we are in and
a register to hold the fetched instruction.

\[
\begin{align*}
\text{PROC} &= \text{Proc}(PC, RF, MEM, INST, FLAG) \\
\text{FLAG} &= \text{regular || special} \\
\text{MEM} &= \epsilon || \text{Mem}(ADDR, VI);MEM \\
\text{VI} &= \text{VAL || INST}
\end{align*}
\]

2.6.2 Rules

The Loadc instruction is the simplest. The value specified in the instruction is stored to the target
register. The pc is incremented to proceed with linear program execution. Here we introduce the
notation of - to indicate don't care in the term.

Rule 1 - Loadc

\[
\begin{align*}
\text{Proc}(pc, rf, mem, -, regular) \\
\text{if mem}[pc] &= \text{Loadc}(r, v) \\
\implies \text{Proc}(pc + 1, rf[r, v], mem, -, regular)
\end{align*}
\]

The Loadpc instruction stores the current pc into the target register.

Rule 2 - Loadpc

\[
\begin{align*}
\text{Proc}(pc, rf, mem, -, regular) \\
\text{if mem}[pc] &= \text{Loadpc}(r) \\
\implies \text{Proc}(pc + 1, rf[r, pc], mem, -, regular)
\end{align*}
\]

The Op instruction adds the values stored in the two operand registers and stores the result in
the target register.

Rule 3 - Op

\[
\begin{align*}
\text{Proc}(pc, rf, mem, -, regular) \\
\text{if mem}[pc] &= \text{Op}(r, r1, r2) \\
\implies \text{Proc}(pc + 1, rf[r, v], mem, -, regular) \\
\text{where v} &= rf[r1] + rf[r2]
\end{align*}
\]

The Load instruction reads the data memory at the address specified by the contents of register
r1 and writes the data to register r. Here, if a load is detected, the instruction is saved to the special
register, the flag is set to special.

Rule 4a - Load

\[
\begin{align*}
\text{Proc}(pc, rf, mem, -, regular) \\
\text{if mem}[pc] &= \text{Load}(r, r1) \\
\implies \text{Proc}(pc, rf, mem, inst, special)
\end{align*}
\]
where \( \text{inst} := \text{Load}(r, r1) \)

In the second step, if the flag is set to special, the pc is ignored and the instruction in the buffer is executed. The flag is then set to regular, the pc is incremented and execution will continue as normal.

**Rule 4b - Load**

\[
\text{Proc}(pc, rf, \text{mem}, \text{inst}, \text{special})
\]

\[
\text{if} \ \text{inst} == \text{Load}(r, r1)
\]

\[
\implies \ \text{Proc}(pc + 1, rf[r, v], \text{mem}, -, \text{regular})
\]

\[
\text{where } v := \text{mem}[rf[r1]]
\]

The Store instruction stores the value of register \( \text{reg} \) at the address is data memory specified by register \( \text{ra} \). Here, if a store is detected the instruction is saved to the buffer and the flag is set to special.

**Rule 5a - Store**

\[
\text{Proc}(pc, rf, \text{mem}, -, \text{regular})
\]

\[
\text{if} \ \text{mem}[pc] == \text{Store}(ra, \text{reg})
\]

\[
\implies \ \text{Proc}(pc, rf, \text{mem}, \text{inst}, \text{special})
\]

\[
\text{where } \text{inst} := \text{store}(ra, \text{reg})
\]

In the second step, the store is executed and the flag reset to false.

**Rule 5b - Store**

\[
\text{Proc}(pc, rf, \text{mem}, \text{inst}, \text{special})
\]

\[
\text{if} \ \text{inst} == \text{Store}(ra, \text{reg})
\]

\[
\implies \ \text{Proc}(pc + 1, rf, \text{mem}[ad, v], -, \text{regular})
\]

\[
\text{where } ad := rf[ra] \text{ and } v := rf[reg]
\]

If the value of register \( \text{rc} \) is 0, the branch is taken. In the successful case, pc is set to the contents of register \( \text{ra} \). Otherwise the pc is incremented as normal.

**Rule 6 - Jz taken**

\[
\text{Proc}(pc, rf, \text{mem}, -, \text{regular})
\]

\[
\text{if} \ \text{mem}[pc] == \text{Jz}(rc, \text{ra}) \text{ and } rf[rc] == 0
\]

\[
\implies \ \text{Proc}(rf[ra], rf, \text{mem}, -, \text{regular})
\]

**Rule 7 - Jz not taken**

\[
\text{Proc}(pc, rf, \text{mem}, -, \text{regular})
\]

\[
\text{if} \ \text{mem}[pc] == \text{Jz}(rc, \text{ra}) \text{ and } rf[rc] \neq 0
\]

\[
\implies \ \text{Proc}(pc + 1, rf, \text{mem}, -, \text{regular})
\]

### 2.7 Summary

With these first simple models we have laid the foundation for future work. \( M_{ax}, M_{dx}, MP_{ax} \) are very short and elegant descriptions of simple implementations of the two instruction sets. The next chapters add complexity in both modeling techniques and hardware concepts. \( MP_{ax} \) presented an
important idea - breaking the functionality of one rule into many and using intermediate storage. The obvious next step to take is to pipeline these two states (or stages) if the model is to become more efficient. This idea will be expanded to deal with pipelining in Chapter 3.
Chapter 3

Simple Pipelined models

In this section we introduce the technique for pipelining TRS models. The fact that processors are frequently pipelined makes comprehension of this method easy, but it can be applied to any type of model, not just one that we would normally think of as being pipelined. We begin by discussing general principles and then describe three pipelined models, followed by discussion of pipelining strategies.

3.1 Pipelining in hardware and TRS models

In hardware, pipelining seeks to increase parallelism by exploiting idle functional units. In a single cycle circuit, most the circuit lies idle at any given point. By breaking the circuit into stages separated by registers, multiple instructions (or input) can be executed in parallel in a lockstep fashion on the circuit. Though this cannot decrease the latency of a single instruction through the circuit (and in general increases latency because the clock cycle must be long enough for the longest-latency part to complete) it does dramatically increase the throughput of the circuit. In the best case where there are no hazards between stages, throughput increases from 1 to the number of pipeline stages.

In a TRS model, pipelining similarly tries to break large computations, usually expressed in a rule's where clause, into smaller units across many rules. In order to do this, state elements to maintain the intermediate stages must be created. We have modeled these with queues. For convenience of notation, not semantic necessity, we have modeled the queues as unbounded in size. In practice, only bounded size queues can be implemented.

Though any hardware implementation or simulation of a TRS written with unbounded queues will be correct but not complete. Some behavior will be lost, but none new will be gained. For example, supposed we bound queues to be of length three. It is possible that a TRS execution on a given state could have more than three elements. Our simulation will not capture these behaviors,
but will capture all those execution traces that never exceeded the queues bounds. In simulation we are interested in implementing one possible execution order, not all of them.

Since multiple rules check the same queue, deadlock is a consideration. Deadlock will not occur in a pipelined TRS if the pipelines don’t have circular dependencies and if no rule examines more than the top element of the FIFO. Specifically, we have only forward dependences (i.e. a specific stage does not depend on the behavior of a previous one) and only examine the heads of the queues.

The general pipelining strategy is to decide where to make the breaks, and insert queues in between them. Each stage then reads from its input queue and must forward the instruction with any new state to the next stage, meeting all requirements. To be correct, the model must be equivalent to an unpipelined version. Though the proof is omitted here, intuitively the pipeline must not have forward dependencies preventing instructions from draining completely.

Another hardware similarity is the choice between resolving RAW data hazards by stalling or by bypassing. Stalling means waiting until the register is written to and then proceeding; bypassing means finding the new value as soon as it appears in the pipeline and using that value (bypassing the writeback wiring.) These choices are written in to the TRS itself. Therefore two variations on Mpipeax are presented.

### 3.2 New types for TRSs

For storing information between stages, queues are used. This is the standard first-in-first-out (FIFO) buffer. For its definition, another abstract data type is used. A queue is an ordered collection of elements, concatenated with ;'s. A queue of two elements $e_1, e_2$ is written as $e_1; e_2$. In our notation $e_i$ can be either have the type of a single element or a queue of that type of element. Enqueueing an element $e$ to the end of a queue $q$ is written as $q; e$. Removing an element from the head of the queue $e; q$ leaves $q$ as the queue. Queues here are modeled as having unbounded length. Note that a valid queue can be empty. ELEM is whatever type the queue needs to contain.

Also needed now is a buffer for storing instructions in the queue: the instruction buffer. This buffer holds an instruction and address. Later on we will introduce different buffers to deal with increased complexity.

$$IB = I_b(ADDR, INST)$$

As instructions move through the pipeline, the register names become values. Therefore, a few modifications to the previous definition of INST (see Section 1.5) are necessary. First, the standard instructions can now hold RNAMEs or VALs. Second, a new instruction is introduced to represent writing single value to a register. This instruction is called Reqv (or “r equals v”). The new definition if INST is as follows:
3.3 The Stall Pipelined AX Model, $M_{pipe_{ax}}$

In $M_{pipe_{ax}}$, the standard choice was made to break the instruction execution into five stages. These five stages are the instruction fetch, where the instruction memory is read at the pc value; the decode stage, where the register file is read and instruction type determined; the execute stage, where arithmetic operations and other tests are performed; the memory stage, where the data memory is either read or written; the writeback stage, where the register file is written to.

In this stall version, instructions cannot move through the Decode stage until there are no RAW hazards (i.e. no instruction farther along the pipeline writes to a register that needs to be read.)

3.3.1 Definition

\[
\text{PROC} = \text{Proc}(\text{PC}, \text{RF}, \text{BSD}, \text{BSE}, \text{BSM}, \text{BSW}, \text{IM}, \text{DM})
\]

\[
\text{BSD, BSE, BSM, BSW} = \text{Queue}(\text{IB})
\]

3.3.2 Rules

In the Fetch stage the next instruction is fetched, added to the bsD queue, and the pc is incremented. When Jz’s are fetched, the pc is still incremented instead of stalling until the branch target is determined. (This is a passive form of speculative execution, which is discussed in Chapter 4.)

\textbf{Rule 1 - Fetch}

\[
\text{Proc}(\text{ia}, \text{rf, bsD, bsE, bsm, bsw, im, dm}) \rightarrow \text{Proc}(\text{ia+1}, \text{rf, bsD};\text{ib}(\text{ia}, \text{inst}), \text{bsE, bsm, bsw, im, dm})
\]

\[\text{where inst := im[ia]}\]

In the decode stage the different instruction types are determined. In this stall version, the registers to be read from the register file are checked against those to be written in later queues. The decode rules fire only if there are no RAW hazards.

\textbf{Rule 2a - Decode Op}

\[
\text{Proc}(\text{ia}, \text{rf, ib(sia, inst1)-bsD, bsE, bM, bsw, im, dm})
\]

\[if \text{inst1 == Op(r, r2, r3) and r2, r3 are not dests in (bsE, bsm, bsw)}\]

\[
\rightarrow \text{Proc}(\text{ia}, \text{rf, bsD};\text{ib}(\text{sia}, \text{inst2}), \text{bsM, bsw, im, dm})
\]

\[\text{where inst2 := Op(r, rfr2, rfr3)}\]

\textbf{Rule 2b - Decode Loadc}

\[
\text{Proc}(\text{ia}, \text{rf, ib(sia, inst1)-bsD, bsE, bM, bsW, im, dm})
\]

\[if \text{inst1 == Loadc(r, v)}\]

\[
\rightarrow \text{Proc}(\text{ia}, \text{rf, bsD};\text{ib}(\text{sia, inst2}), \text{bsM, bsW, im, dm})
\]
where \( \text{inst2} := \text{Reqv}(r,v) \)

**Rule 2c - Decode Loadpc**
\[
\text{Proc}(ia, rf, Ib(sia, \text{inst1}); bsD, bsE, bM, bsW, im, dm)
\]
\[
\quad \text{if inst1 == Loadpc}(r)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, Ib(sia, \text{inst2}), bsM, bsW, im, dm)
\]
where \( \text{inst2} := \text{Reqv}(r, sia) \)

**Rule 2d - Decode Load**
\[
\text{Proc}(ia, rf, Ib(sia, \text{inst1}); bsD, bsE, bM, bsW, im, dm)
\]
\[
\quad \text{if inst1 == Load}(r, r1) \text{ and } r1 \text{ is not dest in } (bsE, bsM, bsW)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, Ib(sia, \text{inst2}), bsM, bsW, im, dm)
\]
where \( \text{inst2} := \text{Load}(r, rf[r1]) \)

**Rule 2e - Decode Store**
\[
\text{Proc}(ia, rf, Ib(sia, \text{inst1}); bsD, bsE, bM, bsW, im, dm)
\]
\[
\quad \text{if inst1 == Store}(r1, r2) \text{ and } r1, r2 \text{ are not dests in } (bsE, bsM, bsW)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, Ib(sia, \text{inst2}), bsM, bsW, im, dm)
\]
where \( \text{inst2} := \text{Store}(rf[r1], rf[r2]) \)

**Rule 2f - Decode Jz**
\[
\text{Proc}(ia, rf, Ib(sia, \text{inst1}); bsD, bsE, bM, bsW, im, dm)
\]
\[
\quad \text{if inst1 == Jz}(r1, r2) \text{ and } r1, r2 \text{ are not dests in } (bsE, bsM, bsW)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, Ib(sia, \text{inst2}), bsM, bsW, im, dm)
\]
where \( \text{inst2} := \text{Jz}(rf[r1], rf[r2]) \)

In the execute stage Op instructions undergo the equivalent of ALU use, and Jz’s are resolved. If a Jz is taken, the pc is reset and the now-invalid queues bsD and bsE are flushed, otherwise the failed Jz is discarded. Memory instructions and already completed value determinations (loadc and loadpc) are passed on to the next stage untouched.

**Rule 3 - Exec Op**
\[
\text{Proc}(ia, rf, bsD, Ib(sia, Op(r, v1, v2)); bsE, bsM, bsW, im, dm)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, bsM, Ib(sia, ReqV(r, v)), bsW, im, dm)
\]
where \( v := \text{Op applied to } (v1, v2) \)

**Rule 4 - Exec Jz taken**
\[
\text{Proc}(ia, rf, bsD, Ib(sia, Jz(0, nia); bsE, bsM, bsW, im, dm)
\]
\[
\Rightarrow \quad \text{Proc}(nia, rf, e, e, bsM, bsW, im, dm)
\]

**Rule 5 - Exec Jz not taken**
\[
\text{Proc}(ia, rf, bsD, Ib(sia, Jz(v, -); bsE, bsM, bsW, im, dm)
\]
\[
\quad \text{if } v \neq 0
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm)
\]

**Rule 6 - Exec Copy**
\[
\text{Proc}(ia, rf, bsD, Ib(sia, it); bsE, bsM, bsW, im, dm)
\]
\[
\quad \text{if } it \neq \text{Op}(\_, \_, -) \text{ or Jz}(\_, -)
\]
\[
\Rightarrow \quad \text{Proc}(ia, rf, bsD, bsE, bsM, Ib(sia, it), bsW, im, dm)
\]

In the memory stage, data memory is accessed by Load and Store instructions. All other instructions (which have the form r=v) are passed on to the writeback stage.

**Rule 7 - Mem Load**
\[
\text{sys}(\text{Proc}(ia, rf, bsD, bsE, Ib(sia, Load(r, a)); bsM, bsW, im), pg, dm)
\]
$$\Rightarrow \text{sys}(\text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{bsM}, \text{bsW}; \text{lb}(\text{sia, Reqv}(r, v)), \text{im}), \text{pg}, \text{dm})$$

where $v := \text{dm}[a]$

**Rule 8 - Mem Store**

$$\text{sys}(\text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{lb}(\text{sia, Store}(a, v)); \text{bsM}, \text{bsW}, \text{im}), \text{pg}, \text{dm})$$

$$\Rightarrow \text{sys}(\text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{bsM}, \text{bsW}, \text{im}), \text{pg}, \text{dm}[a=v])$$

**Rule 9 - Mem Copy**

$$\text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{lb}(\text{sia, Reqv}(r, v)); \text{bsM}, \text{bsW}, \text{im})$$

$$\Rightarrow \text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{bsM}, \text{bsW}; \text{lb}(\text{sia, Reqv}(r, v)), \text{im})$$

In the final writeback stage, values, determined by Op, Loadc, Loadpc or Load instructions, are written to the register file.

**Rule 10 - Writeback**

$$\text{Proc}(\text{ia}, rf, \text{bsD}, \text{bsE}, \text{bsM}, \text{lb}(\text{sia, Reqv}(r, v)); \text{bsW}, \text{im}, \text{dm})$$

$$\Rightarrow \text{Proc}(\text{ia}, rf[r := v], \text{bsD}, \text{bsE}, \text{bsM}, \text{bsW}, \text{im}, \text{dm})$$

### 3.3.3 Example of execution

An example of $M_{ax}$ from a initial start state is given as follows. Keep in mind that rules fire atomically and if many rules can fire, one is randomly chosen to fire. As displayed in the trace, this pipelined version does not actually exhibit the standard lock-step progression of instructions through the stages. To do this in simulation we need to fire multiple rules at once. This will be discussed in Chapter 5.

<table>
<thead>
<tr>
<th>State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>pc</td>
<td>0</td>
</tr>
<tr>
<td>rf</td>
<td>all zeros</td>
</tr>
<tr>
<td>im</td>
<td>\text{im}[0] = \text{Loadc}(r0, 1)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[1] = \text{Loadc}(r2, -1)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[2] = \text{Loadc}(r1, 16)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[3] = \text{Load}(r3, r1)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[4] = \text{Loadpc}(r10)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[5] = \text{Op}(r3, r3, r3)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[6] = \text{Jz}(r0, r1)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[7] = \text{Op}(r0, r2, r0)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[8] = \text{Jz}(r0, r10)</td>
</tr>
<tr>
<td></td>
<td>\text{im}[9] = \text{Op}(r3, r0, r3)</td>
</tr>
<tr>
<td>dm</td>
<td>\text{dm}[16] = 5</td>
</tr>
<tr>
<td>bsD</td>
<td>-</td>
</tr>
<tr>
<td>bsE</td>
<td>-</td>
</tr>
<tr>
<td>bsM</td>
<td>-</td>
</tr>
<tr>
<td>bsW</td>
<td>-</td>
</tr>
</tbody>
</table>

Figure 3-1: Example initial state for $M_{pipe_{ax}}$
<table>
<thead>
<tr>
<th>State</th>
<th>pc</th>
<th>rf</th>
<th>bsD</th>
<th>bsE</th>
<th>bsM</th>
<th>bsW</th>
<th>Can fire</th>
<th>Did</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>Ld(r3,r1);Ld(rc1,rl6)</td>
<td>r2=-1</td>
<td>-</td>
<td>r0=1</td>
<td>1, 2b, 6, 10</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Ld(r3,r1)</td>
<td>r1=16; r2=-1</td>
<td>-</td>
<td>r0=1</td>
<td>1, 6, 10</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Ld(r3,r1)</td>
<td>r1=16</td>
<td>r2=-1</td>
<td>r0=1</td>
<td>1, 6, 9, 10</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3,r1)</td>
<td>r1=16</td>
<td>r2=-1</td>
<td>r0=1</td>
<td>1, 6, 9, 10</td>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3.r1)</td>
<td>r1=16</td>
<td>r2=-1</td>
<td>1, 6, 9</td>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3,r1)</td>
<td>r1=16</td>
<td>r2=-1</td>
<td>1, 6, 10</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3,r1)</td>
<td>r1=16</td>
<td>r2=-1</td>
<td>1, 9, 10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3,r1)</td>
<td>r1=16</td>
<td>-</td>
<td>1, 10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10);Ld(r3,r1)</td>
<td>r1=16</td>
<td>-</td>
<td>-</td>
<td>1, 2d</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Jz(r0,r10)</td>
<td>-</td>
<td>r0=0</td>
<td>1, 9, 10</td>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Jz(r0,r10)</td>
<td>-</td>
<td>r0=0</td>
<td>1, 10</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Op(r3,r0,r3);Jz(r0,r10)</td>
<td>-</td>
<td>r3=10</td>
<td>1, 10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Op(r3,r0,r3);Jz(r0,r10)</td>
<td>-</td>
<td>r3=10</td>
<td>1, 10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Op(r3,r0,r3);Jz(r0,r10)</td>
<td>-</td>
<td>r3=10</td>
<td>1, 10</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Op(r3,r0,r3)</td>
<td>Jz(0,4)</td>
<td>-</td>
<td>-</td>
<td>1, 2f</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Op(r3,r0,r3)</td>
<td>Jz(0,4)</td>
<td>-</td>
<td>-</td>
<td>1, 2f, 4</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Op(r3,r0,r3)</td>
<td>Jz(0,4)</td>
<td>-</td>
<td>-</td>
<td>1, 4</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Ldpc(r10)</td>
<td>-</td>
<td>-</td>
<td>1, 2c</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 3-2: Example execution trace for $M_{pipe_{as}}$. The current state is shown in the first four columns, followed by the triggered rules and single rule that fires (the rule to fire is chosen randomly.) The next state is shown in the following line of the table. Note that r:=v is used as a shorthand for Req(r, v) to save space. The first window shows stalling occurring. Rule 2 is not triggered because r1, which the Load instruction reads, is being written to farther on in the pipeline by the Loadc instruction. The second window shows the reset of the pc and flush of earlier pipeline stages when the Jz resolves. Note that some instruction names have been abbreviated to save space. Two lines have been split over multiple rows also.
3.4 The Bypass Pipelined AX Model, $M_{bypax}$

This model is the same as the previous, with the exception of the six Decode stage rules. These rules have been changed to implement bypass instead of stall. The definition and other rules remain the same are are not repeated.

3.4.1 Definition

The bypassed version has the same term definition as the stalled as is not repeated here.

\[
\begin{align*}
\text{INST} & = \text{Loadc(RNAME, VAL)} \parallel \text{Loadpc(RNAME)} \parallel \\
& \quad \quad \text{Op(RNAME, RV, RV)} \parallel \text{Load(RNAME, RV)} \parallel \\
& \quad \quad \text{Store(RV, RV)} \parallel \text{Jz(RV, RV)} \parallel \text{Reqv(RNAME, VAL)} \\
\text{RV} & = \text{RNAME} \parallel \text{VAL} \\
\text{RNAME} & = \text{Reg0} \parallel \text{Reg1} \parallel \text{Reg2} \parallel \ldots \parallel \text{Reg31} \\
\text{VAL} & = \text{Bit[32]}
\end{align*}
\]

3.4.2 New Rules

To determine how to bypass, we must figure out two things. First, at which pipeline stage are the values of the source register needed? In a stall model all operands are read from the register file in the decode stage. The instructions vary, however, on when the operands are actually used. \text{Op} and \text{Jz} use them in the execute stage. \text{Load} uses them in the Memory stage and \text{Store} in the Memory and Writeback stage. \text{Loadc} and \text{Loadpc} have no register operands. Therefore \text{Op} cannot proceed from the decode stage without both operands. \text{Load} and \text{Store} can proceed to the Execute stage but no farther without operands.

Second, when are new values for registers produced? \text{Loadc} and \text{Loadpc} produce the values in the decode stage (since the values are encoded in the instruction.) \text{Op} produces a value in the Execute stage. \text{Load} produces a value in the Memory stage. \text{Jz} and \text{Store} produce no values. Because we have written the model such that whenever a value for a register is computed, the instruction in converted to \( r = v \), we simply look down the pipeline for the newest \( r = v \) statement for the register we want.

The rules for \text{Loadc} and \text{Loadpc} remain the same since they have no need for bypassing.

Rule 2b - Decode Loadc

\[
\begin{align*}
\text{Proc}(ia, rf, ib(sia, inst1); bsD, bsE, bM, bsW, im, dm) \\
\quad \text{if inst1} & \equiv \text{Loadc}(r, v) \\
\implies \quad \text{Proc}(ia, rf, bsD, bsE, ib(sia, inst2), bsM, bsW, im, dm) \\
\quad & \quad \text{where inst2} := \text{Reqv}(r, v)
\end{align*}
\]

Rule 2c - Decode Loadpc

\[
\begin{align*}
\text{Proc}(ia, rf, ib(sia, inst1); bsD, bsE, bM, bsW, im, dm) \\
\quad \text{if inst1} & \equiv \text{Loadpc}(r) \\
\implies \quad \text{Proc}(ia, rf, bsD, bsE, ib(sia, inst2), bsM, bsW, im, dm) \\
\quad & \quad \text{where inst2} := \text{ReqV}(r, sia)
\end{align*}
\]
The four bypassed instructions have the additional rules below. Note that due to the non-deterministic execution of TRS models, we cannot let any instruction get past the Decode stage without having values for all its register operands. This is because even if a \( r = v \) for the register operand will appear after another rule fires, it can then go through the pipeline and disappear before the bypass rule can be triggered!

For ease of rule writing, we define \( x \in_1 y \) to be the first occurrence of an item matching \( x \)'s type occurring in \( y \), which is ordered. Not that for two operand we have four possibilities for the registers being current in the register file.

\textbf{Rule 2a-1 - Decode Op, no bypass}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Op(r1, r2, r3) and r2, r3 are not dests in (bsE, bsM, bsW)}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Op(r1, r2[r2], r3[r3])}
\]

\textbf{Rule 2a-2 - Decode Op, bypass r2}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Op(r1, r2, r3) and r2 == } v2 \in_1 \text{bsE;bsM;bsW and r3 == v3 is not dest in (bsE, bsM, bsW)}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Op(r1, v2, r3[r3])}
\]

\textbf{Rule 2a-3 - Decode Op, bypass r3}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Op(r1, r2, r3) and r3 == v3 \in_1 \text{bsE;bsM;bsW and r2 == v2 is not dest in (bsE, bsM, bsW)}}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Op(r1, r2[r2], v3)}
\]

\textbf{Rule 2a-4 - Decode Op, bypass both}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Op(r1, r2, r3) and r2 == v2 \in_1 \text{bsE;bsM;bsW and r3 == v3 \in_1 bsE;bsM;bsW}}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Op(r1, v2[r2], v3[r3])}
\]

\textbf{Rule 2d-1 - Decode Load, no bypass}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Load(r, r1) and r1 is not dest in (bsE, bsM, bsW)}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Load(r, r1[r1])}
\]

\textbf{Rule 2d-2 - Decode Load, bypass}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Load(r, r1) and r1 == v1 \in_1 \text{bsE;bsM;bsW}}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Load(r, v1[r1])}
\]

\textbf{Rule 2e-1 - Decode Store, no bypass}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]

\[
\text{if inst1 == Store(r1, r2) and r1, r2 are not dests in (bsE, bsM, bsW)}\]

\[
\implies \text{Proc}(ia, rf, bsD, bsE, ib(\text{inst}, \text{inst}1), bsM, bsW, im, dm)
\]

\[
\text{where inst2 := Store(r1[r1], r2[r2])}
\]

\textbf{Rule 2e-2 - Decode Store, bypass r1}

\[
\text{Proc}(ia, rf, Ib(\text{inst}, \text{inst}1); bsD, bsE, bsM, bsW, im, dm)
\]
if inst1 == Store(r1, r2) and r1 == v1 e bsE;bsM;bsW and r2 == v2 is not dest in bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Store(v1, rf[r2])

Rule 2c-2 - Decode Store, bypass r2

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Store(r1, r2) and r2 == v2 e 1 bsE;bsM;bsW and r1 == v1 is not dest in bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Store(rf[r1], v2)

Rule 2c-4 - Decode Store, bypass both

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Store(r1, r2) and r1 == v1 e 1 bsE;bsM;bsW and r2 == v2 e 1 bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Store(v1, v2)

Rule 2f-1 - Decode Jz, no bypass

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Jz(r1, r2) and r1, r2 are not dests in (bsE, bsM, bsW)

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Jz(rf[r1], rf[r2])

Rule 2f-2 - Decode Jz, bypass r1

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Jz(r1, r2) and r1 == v1 e 1 bsE;bsM;bsW and r2 == v2 is not dest in bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Jz(v1, rf[r2])

Rule 2f-3 - Decode Jz, bypass r2

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Jz(r1, r2) and r2 == v2 e 1 bsE;bsM;bsW and r1 == v1 is not dest in bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Jz(rf[r1], v2)

Rule 2f-4 - Decode Jz, bypass both

Proc(ia, rf, Ib(sia, inst1);bsD, bsE, bM, bsW, im, dm)

if inst1 == Jz(r1, r2) and r1 == v1 e 1 bsE;bsM;bsW and r2 == v2 e 1 bsE;bsM;bsW

⇒ Proc(ia, rf, bsD, bsE;Ib(sia, inst2), bsM, bsW, im, dm)
   where inst2 := Jz(v1, v2)

3.4.3 Example of execution

An example of $M_{ax}$ from a initial start state is given as follows. Keep in mind that rules fire atomically and if many rules can fire, one is randomly chosen to fire.

3.5 Summary

In this Chapter we explored pipelining and separating functionality in TRS models. $M_{pipe_{ax}}$ was a standard stalled pipeline. $M_{byp_{ax}}$ was a bypassed version. In the next Chapter we expand the
### Figure 3-3: Example initial state for $M_{bypax}$

<table>
<thead>
<tr>
<th>State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>pc</td>
<td>0</td>
</tr>
<tr>
<td>rf</td>
<td>all zeros</td>
</tr>
</tbody>
</table>
| im    | \(\text{im}[0] = \text{Load}(r0, 1)\)  
|       | \(\text{im}[1] = \text{Load}(r2, -1)\)  
|       | \(\text{im}[2] = \text{Load}(r1, 16)\)  
|       | \(\text{im}[3] = \text{Load}(r3, r1)\)  
|       | \(\text{im}[4] = \text{Loadpc}(r10)\)  
|       | \(\text{im}[5] = \text{Op}(r3, r3, r3)\)  
|       | \(\text{im}[6] = \text{Jz}(r0, r1)\)  
|       | \(\text{im}[7] = \text{Op}(r0, r2, r0)\)  
|       | \(\text{im}[8] = \text{Jz}(r0, r10)\)  
|       | \(\text{im}[9] = \text{Op}(r3, r0, r3)\) |
| dm    | \(\text{dm}[16] = 5\) |
| bsD   | -     |
| bsE   | -     |
| bsM   | -     |
| bsW   | -     |

### Figure 3-4: Example execution trace for $M_{bypax}$

The current state is shown in the first four columns, followed by the triggered rules and single rule that fires. The next state is shown in the following line of the table. Note that \(r := v\) is used as a shorthand for \(\text{Reqv}(r, v)\) to save space. The first window shows bypassing occurring on the Load instruction. Compare this with the execution example for $M_{pipe_{az}}$.

<table>
<thead>
<tr>
<th>State</th>
<th>Can Fire</th>
<th>Did</th>
</tr>
</thead>
<tbody>
<tr>
<td>pc</td>
<td>rf</td>
<td>bsD</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>Load(r3,r1);Load(r1,16)</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>Load(r3,r1)</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>Loadpc(r10)</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>r[0]=1</td>
</tr>
</tbody>
</table>
use of queues as communication mechanisms between modules instead of within the same (single) module here.
Chapter 4

Complex models

In this chapter we discuss using modularity in TRSs, and use it to model more complex hardware designs. Part of the benefit of modularity is conciseness in writing out models. Another part is the standard benefits of modularity in software design - it allows for the clean interfacing between separately developed parts and isolates changes. This allows current research (e.g. the cache coherence work done by Xiaowei Shen, Arvind and Larry Rudolph [5]) to be simply plugged in to these processor models. Then two important but orthogonal concepts are discussed: speculative execution and register renaming.

Speculative execution seeks to reduce the delay penalty incurred while waiting for a branch target to be resolved in a pipeline. As pipeline length increases, the delay until branch target resolution increases as well. Because many program structures, such as loops and function calls, exhibit regular behavior we can exploit this regularity to predict the future.

First the method of speculation and correction of errors must be defined. This is discussed more in depth and proofs of correctness are given in [2]. In the fetch stage the branch target buffer (described below) is consulted and a predicted target for a jump is used as the next pc. When the branch resolves later on in the pipeline, any incorrect execution must be fixed. If the prediction was correct, nothing happens. If the prediction was incorrect, all instructions behind the branch in the pipeline must be flushed. Because the branch is resolved before and state is changed there are no worries about fixing state.

Secondly, the method of prediction needs to be defined. The method (and accuracy) of prediction has no bearing on the overall correctness of the speculative execution. Though a bad prediction method will generate more inefficient execution, it will not generate incorrect execution. Common methods are discussed in Section 4.2.

Register renaming stems from a different hardware constraint. As multiple functional units are introduced (e.g. floating-point units, multiple ALUs) instructions can complete out-of-order.
Data hazards place constraints on whether instructions can be issued. The number of register also
nominally constrains the number of instructions simultaneously active: since two instructions cannot
change the same register, the number of register limits the number of instructions that can execute.

Register renaming works around this problem, but has a corresponding increase in effort else-
where. Each time an instruction is issued, its target register is assign a tag, and its operands are
read as either a tag or real value from the register file. Note that an operand having a tag instead of
a value indicates an instruction writing that register has not yet resolved. When all operands have
values instead of tags, the instruction can be executed. Upon completion the target tag is updated
in all following instructions to be of the new value. A more in depth discussion of this can be found
in [4].

4.1 New types for TRSs

Here the two new modules are defined. For speculative execution the BTB stores the predictions
for branch targets based on pc. It is a memory using the Array abstract type.

\[
\begin{align*}
\text{BTB} & = \text{Array}[\text{ADDR}] \text{ Entry(BITS ADDR)} \\
\text{BITS} & = \text{Bit}[32]
\end{align*}
\]

Operations on the btb are defined similarly to for memory and have the following semantics.
Looking up an instruction address returns a predicted address. If the the instruction address \( ia \) is
not in the btb, \( ia + 1 \) is returned. If \( ia \) is in the BTB, \( ia + 1 \) is returned if the prediction is 'not
taken' and \( pia \) (the predicted target) is returned if the prediction is 'taken'. Note that in practice
BTBs are implemented using some hash of the provided address.

Updating the BTB is done by providing it with the instruction address it predicted for, the
predicted address and the result (correct or not correct) of the prediction. Note that since we are
creating an interface here and not specifying either the internal methods of storage in the BTB or
the method of prediction (which are discussed in Section 4.2.

For the register renaming model the ROB (re-order buffer) is introduced. It is an ordered list
that we can access both the head and tail of (like a queue) as well as scanning the contents of. The
templates inside hold all the necessary information about each instruction, including the tag of the
target register and the state of completion. Details are discussed more fully in Section 4.5.

\[
\begin{align*}
\text{ROB} & = \text{List IRB} \\
\text{IRB} & = \text{Itb ( TAG, PC, INSTTEMP, STATE )}
\end{align*}
\]

4.2 Branch Prediction Schemes

In order for speculative execution to be effective, the prediction must be highly accurate. There
are several different schemes possible for branch prediction. In the models in this chapter we have
chosen to model the branch target buffer as a black box.

### 4.2.1 Branch Prediction Schemes

Here two prediction methods are presented. It is important to note that the correctness of speculative execution is independent of the prediction scheme chosen. The two described below (and many more that are possible) differ in performance, not correctness.

#### 1-bit prediction Rules

This is the simplest scheme. It uses the heuristic that the most likely branch target is the target from the most recent execution of the instruction. If the last instance of the jump at $ia$ was taken, the last branch target is predicted. If the last instance was not taken, $ia + 1$ is predicted. This prediction scheme provides good predictive accuracy for long loops.

#### 2-bit prediction Rules

The 2-bit method is another common approach to branch prediction. This method uses the information from the previous two jumps instead of previous one to predict the outcome.

The two-bit name comes from the fact that the two bits represent the behavior of the last two occurrences. Two states represent sure predictions of taken or not taken. Two others represent marginal confidence.

This is shown in Figure 4-1.

### 4.3 The Speculative AX Model, $M_{spec_{ax}}$

#### 4.3.1 Definition

Because we are speculating, we need to keep track of what the speculated address was so that it can be checked later on in the pipeline. To do this we modify the buffer to hold three elements, not two.

\[
\begin{align*}
\text{PROC} & = \text{Proc}(\text{PC, RF, BSD, BSE, BSM, BSW, IM, DM, BTB}) \\
\text{BSD, BSE, BSM, BSW} & = \text{Queue(ITB)} \\
\text{ITB} & = \text{Itb(ADDR, ADDR, INST)}
\end{align*}
\]

#### 4.3.2 Rules

This model introduces speculative, in-order execution. Only two significant changes are necessary from $M_{pipe_{ax}}$: modify the fetch stage to speculate and modify the jump resolution rules to correct any mistakes. First, Jz instructions must be speculated on in the fetch stage. Here, the distinction is made between Jz and non-Jz instructions to reduce size of the btb. Fetch of a Jz necessitates
Figure 4-1: 2-bit prediction scheme Note how it takes two mispredictions in a row to change the next prediction.
consultation with the btb, which produces the next pc. Fetches on other instructions proceed as normal.

**Rule 1a - Fetch Jz**
\[ \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if } \text{inst} == \text{Jz}(-,-) \]
\[ \implies \text{Proc}(nia, rf, bsD; \text{Itb}(ia, nia, \text{inst}), bsE, bsM, bsW, im, dm, btb) \]
\[ \text{where inst} := \text{im}[ia], nia := \text{lookup(btb, ia)} \]

**Rule 1b - Fetch, not Jz**
\[ \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if } \text{inst} \neq \text{Jz}(-,-) \]
\[ \implies \text{Proc}(ia+1, rf, bsD; \text{Itb}(ia, ia+1, \text{inst}), bsE, bsM, bsW, im, dm, btb) \]
\[ \text{where inst} := \text{im}[ia] \]

**Rule 2a - Decode Op**
\[ \text{Proc}(ia, rf, IB(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Op}(r1, r2, r3) \text{ and r2, r3 are not dests in (bsE, bsM, bsW)} \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Op}(r1, rf[r2], rf[r3]) \]

**Rule 2b - Decode Loadc**
\[ \text{Proc}(ia, rf, \text{Itb}(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Loadc}(r, v) \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Reqv}(r, v) \]

**Rule 2c - Decode Loadpc**
\[ \text{Proc}(ia, rf, \text{Itb}(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Loadpc}(r) \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Reqv}(r, sia) \]

**Rule 2d - Decode Load**
\[ \text{Proc}(ia, rf, \text{Itb}(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Load}(r1, r2) \text{ and r2 is not dest in (bsE, bsM, bsW)} \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Load}(r1, rf[r2]) \]

**Rule 2e - Decode Store**
\[ \text{Proc}(ia, rf, \text{Itb}(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Store}(r1, r2) \text{ and r1, r2 are not dests in (bsE, bsM, bsW)} \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Store}(rf[r1], rf[r2]) \]

**Rule 2f - Decode Jz**
\[ \text{Proc}(ia, rf, \text{Itb}(sia, -, inst1); bsD, bsE, bsM, bsW, im, dm, btb) \]
\[ \text{if inst1} == \text{Jz}(r1, r2) \text{ and r1, r2 are not dests in (bsE, bsM, bsW)} \]
\[ \implies \text{Proc}(ia, rf, bsD, bsE; \text{Itb}(sia, -, inst2), bsM, bsW, im, dm, btb) \]
\[ \text{where inst2} := \text{Jz}(rf[r1], rf[r2]) \]

The second change occurs in the execution stage. In rules 4a,b and 5a,b, the correct Jz target is determined and two things must occur - the state must be made correct (e.g. wipe any invalid instructions, reset pc) and the btb updated to improve future predictive performance. In Rules 4a and 5a, the prediction is correct, so only the btb needs to be updated. In rules 4b and 5b, the
prediction was wrong, so bsD and bsE are flushed, the pc set to the correct value and btb updated.

**Rule 3 - Exec Op**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, -, Op(r, v1, v2));bsE, bsM, bsW, im, dm, btb) \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM;Itb(sia, -, Reqv(r, v)), bsW, im, dm, btb) \\
\text{where } v := \text{Op applied to } (v1, v2)
\]

**Rule 4a - Exec Jz taken correct**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, pia, Jz(0, nia));bsE, bsM, bsW, im, dm, btb) \\
\text{if } nia == pia \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm, btb') \\
\text{where } btb' := \text{update} (btb, sia, nia, correct)
\]

**Rule 4b - Exec Jz taken incorrect**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, pia, Jz(0, nia));bsE, bsM, bsW, im, dm, btb) \\
\text{if } nia \neq pia \\
\Rightarrow \text{Proc}(nia+1, rf, e, e, bsM, bsW, im, dm, btb') \\
\text{where } btb' := \text{update} (btb, sia, nia, incorrect)
\]

**Rule 5a - Exec Jz not taken, correct**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, pia, Jz(v, -));bsE, bsM, bsW, im, dm, btb) \\
\text{if } v \neq 0 \text{ and } pia == sia + 1 \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm, btb') \\
\text{where } btb' := \text{update} (btb, sia, nia, correct)
\]

**Rule 5b - Exec Jz not taken, incorrect**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, pia, Jz(v, -));bsE, bsM, bsW, im, dm, btb) \\
\text{if } v \neq 0 \text{ or } pia \neq sia + 1 \\
\Rightarrow \text{Proc}(sia+1, rf, e, e, bsM, bsW, im, dm, btb') \\
\text{where } btb' := \text{update} (btb, sia, nia, incorrect)
\]

**Rule 6 - Exec Copy**

\[
\text{Proc}(ia, rf, bsD, Itb(sia, -, it);bsE, bsM, bsW, im, dm, btb) \\
\text{if } it \neq \text{op or Jz} \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM;Itb(sia, -, it), bsW, im, dm, btb)
\]

**Rule 7 - Mem Load**

\[
\text{Proc}(ia, rf, bsD, bsE, Itb(sia, -, Load(r, a));bsM, bsW, im, dm, btb) \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, Im, dm, btb) \\
\text{where } v := \text{dm[a]}
\]

**Rule 8 - Mem Store**

\[
\text{Proc}(ia, rf, bsD, bsE, Itb(sia, -, Store(a, v));bsM, bsW, im, dm, btb) \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, im, dm, btb)
\]

**Rule 9 - Mem Copy**

\[
\text{Proc}(ia, rf, bsD, bsE, Itb(sia, -, Reqv(r, v));bsM, bsW, im, dm, btb) \\
\Rightarrow \text{Proc}(ia, rf, bsD, bsE, bsM, bsW, Itb(sia, Reqv(r, v)), im, dm, btb)
\]

**Rule 10 - Writeback**

\[
\text{Proc}(ia, rf, bsD, bsE, bsM, Itb(sia, -, Reqv(r, v));bsW, im, dm, btb) \\
\Rightarrow \text{Proc}(ia, rf[v:=v], bsD, bsE, bsM, bsW, im, dm, btb)
\]

52
4.4 Register Renaming and Multiple Functional Units

This model represents two major changes from the previous ones. First, it has several functional units. This modularity is useful not only in accurately modeling current designs, but in providing an easily changeable model. Secondly, it uses register renaming.

In this register renaming model, instructions continuously enter the reorder buffer (ROB) Upon entry, all registers are looked up in the buffer. For the operands, if a register is not being written to already, the value of that register is assign. Otherwise the tag (or new name) that is being used by a previous operation is assigned. Destination register are assigned fresh tags. Whenever an instruction has values for all of its operands, it is dispatched to a functional unit. When a value is received for the destination register, that value is propagated through the ROB to previous entries.

Branch resolution in the ROB is more complicated then in a pipelined model. Just as before, the pc needs to be reset and all instruction following the branch need to be removed. In the ROB two additional steps must now be taken. To reset the pc a message must be sent to the Fetch unit. To remove invalid instructions, all the following entries in the ROB must removed. This is done once all of them have completed and returned from other modules (e.g Memory).

4.5 The Register-Renaming AX Model, \( Mrr_{ax} \)

4.5.1 Definition

\( Mrr_{ax} \) contains five main functional units. Communication between these units is done with queues. The flow of information among these units is illustrated in Figure 4-2. The Funit contains the program counter, instruction memory and Branch Target Buffer (BTB.) Instructions are fetched from the memory and sent to the decode unit. The BTB provides predictions of the next pc. The Decode contains the register file, Re-Order Buffer (ROB) and the reset counter. The ROB does most of the work in the decode unit. It uses register renaming, assigning tags to register and keeping track of updating tags and registers with values. From the Decode, instructions are dispatched for execution to the three smaller units: Exec for ALU operations, Mem for Memory accesses and BP for branch resolution. The results are returned to Decode, where instructions are either committed if correctly speculated, or removed if incorrectly speculated, with appropriate resetting of the instruction fetch. The grammar for \( Mrr_{ax} \) is defined in Figure 4-3.

4.5.2 Rules

The rules below are formatted to simplify comprehension. In each old TRS expression the key triggering terms are in bold face. In each new expression the changed terms are in bold face. Operations described in the where clauses are abstractions for concepts discussed in the text.
Figure 4-2: Schematic of the units of MiraZ. Information flows through the processor through the queues connecting the units. Speculative instruction fetch and branch prediction occur in Funit. Instruction decode and dispatch, as well as committal and completion occur within the Decode Unit. The Re-Order Buffer (ROB) takes care of register renaming. The three smaller functional units take care of actual execution of the instructions.

**Fetch**

The Funit optimistically fetches rules, speculating with the predictions of the BTB. When a prediction has been determined to be incorrect, a message arrives from the Decode unit via the reset queue (rstq), causing instruction fetch to continue at the new, correct pc provided in the message. Update messages for the BTB are received from the branch target buffer queue (btbq.) Though we do not discuss them here, there are many different branch prediction schemes possible.

**Instruction Fetch**

\[
\text{Funit}(pc, btb, prog) : btbq, e : bsfq \\
\Rightarrow \text{Funit}(pc', btb, prog) : btbq, e : bsfq; Ib(pc, pc', inst) \\
\text{where } pc' = btb[pc] \text{ and } inst = prog[pc]
\]

**Restart at new PC**

\[
\text{Funit}(pc, btb, prog) : btbq, (newpc); rstq : bsfq \\
\Rightarrow \text{Funit}(newpc, btb, prog) : btbq, rstq : \text{Restart}; bsfq
\]

**Update branch prediction**

\[
\text{Funit}(pc, btb, prog) : (pc', npc, res); btbq, rstq : bsfq \\
\Rightarrow \text{Funit}(pc, btb', prog) : btbq, rstq : bsfq \\
\text{where } btb' = \text{updateBTB}(btb, pc', npc, res)
\]

**Decode**

The Decode unit receives instructions from the Funit through the instruction fetch queue (bsfq.) Instructions are speculatively decoded and enqueued in the Re-Order Buffer (ROB) unless a non-zero reset counter (rstcntr) indicates that the incoming instructions are known to be invalid. Invalid instructions are discarded until a reset acknowledgment is received.

**Discard mispredicted fetches**

\[
\text{Decode( rf, rob, cntr ) : Ib(\_\_\_\_\_\_) ; bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd } \\
\text{if } \text{cntr} \neq 0
\]

\[
\Rightarrow \text{Decode( rf, rob, cntr ) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd}
\]
SYS = Sys(<FUNIT: BTBQ, RSTQ: BSFQ>,
<DECODE: BSFQ, EXECQ, MEMQ, BPQ:
BTBQ, RSTQ, EXECD, MEMD, BPD>,
<EEXEC: EXECD: EXECQ>,
<MEM: MEMD: MEMQ>,
<BP: BPD: BPQ>)

FUNIT = Funit( PC, BTB, IMEM )
DECODE = Decode( RF, ROB, RSTCNTR )
EXEC = Exec
MEM = Mem(V)
BP = Bp
ROB = List IRB
BTBQ = Queue ( IA, IA, RES )
RSTQ = Queue ( IA )
BSF = Queue IB
EXECQ = Queue IDB
MEMQ = Queue IDB
BPQ = Queue IDB
EXECD = Queue IDB
MEMD = Queue IDB
BPD = Queue IDB

IB = Ib ( PC, PC, INST ) || Restart
IDB = Itb ( TAG, INSTTEMP )
IBPB = Itb ( TAG, PC, INSTTEMP )
ROB = List IRB
IRB = Itb( TAG, PC, INSTTEMP, STATE )
STATE = Wait || Exec || Done || Miss || Kill
RES = Correct || Miss
INST = r:=loadc(tv) || r:=loadpc || r:=Op(r1, r2)
|| Jz(rc, ra) || r:=load(ra) || Store(ra, rv)
INSTTEMP = r:=loadc(tv) || r:=loadpc || r:=Op(tv1, tv2)
|| Jz(tv, tv, ppc) || r:=load(a) || Store(a, tv) || r:=tv
|| JzIncorrect(pc) || JzCorrect() || StoreDone || v

Figure 4-3: Definition of $Mrr_{ax}$
**Restart on cue**

Decode (rf, rob, cntr) : Restart;bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob, cntr - 1) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

If the rstcntnr is zero, instructions are decoded. There are two cases for enqueueing instructions in the ROB. If the value of an assignment can be determined immediately (e.g. \( r := \text{Loadc}(v) \) or \( r := \text{LoadPC}() \)) there is no need for the instruction to be dispatched to an execution unit. The ROB assigns the target register a tag and enqueues that instruction with state Done.

**Decode LoadC instructions**

Decode (rf, rob, 0) : Ib(pc, *, r := \text{Loadc}(v)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(done(pc, insttemp) and insttemp = v

**Decode LoadPC instructions**

Decode (rf, rob, 0) : Ib(pc, ppc, Jz(rc,ra)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(done(pc, insttemp) and insttemp = pc

The second case is when the instruction requires an execution unit for the result to be determined. In this case, tags are assigned to the target register if necessary, and the instruction is enqueued with state Wait. The register operands of the instruction are looked up in the ROB and the correct tag or value is returned. The enqueued instruction will then wait to be dispatched to the appropriate functional unit.

**Decode Op instructions**

Decode (rf, rob, 0) : Ib(pc, *, r := \text{Op}(r1,r2)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(pc, insttemp and insttemp = r := \text{Op}(vt1,vt2) and vt1 = lookup(r1,rob,rf) and vt2 = lookup(r2,rob,rf)

**Decode Jz instructions**

Decode (rf, rob, 0) : Ib(pc, ppc, Jz(rc,ra)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(pc, insttemp) and insttemp = Jz(vtc,vta,ppc) and vtc = lookup(rc,rob,rf) and vta = lookup(ra,rob,rf)

**Decode Load instructions**

Decode (rf, rob, 0) : Ib(pc, *, r := \text{Load}(ra)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(pc, insttemp) and insttemp = r := \text{Load}(vta) and vta = lookup(ra,rob,rf)

**Decode Store instructions**

Decode (rf, rob, 0) : Ib(pc, *, Store(ra,rv)); bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

⇒ Decode (rf, rob', 0) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd

where rob' = enqueue(pc, insttemp) and insttemp = Store(vta,vtv) and vta = lookup(ra,rob,rf) and vtv = lookup(rv,rob,rf)
Dispatch

Instructions with state Wait are dispatched to the appropriate functional units and changed to state Exec only when certain conditions are met. First, all the operands must be values, not tags. Second, if any instructions ahead in the ROB are in state Miss (incorrectly predicted jump) then the instructions are not dispatched because they are sure to be discarded. Finally, memory operations cannot be dispatched until they are at the head of the ROB. This strict memory model insures that memory reads and writes will only occur when the instruction is known to be correctly speculated, and in proper order with all other reads and writes. Instructions to the Execute Unit are dispatched through the execute dispatch queue (execd.) Instructions to the Memory Unit and sent through the memory dispatch queue (memd). Likewise, instructions to the BP are sent through the bp dispatch queue (bpd.)

Dispatch Op instructions

Decode (rf, rob; Itb(tag, pc, insttemp, Wait); rob2, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd

if insttemp = r := Op(v1,v2) and no.miss(rob1)

⇒ Decode (rf, rob; Itb(tag, pc, insttemp, Exec); rob2, cntr) : bsfq, execq, memq, bpq : btbq, rstq, execd Idb(tag, insttemp), memd, bpd

Dispatch Jz instructions

Decode (rf, rob; Itb(tag, pc, insttemp, Wait); rob2, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd

if insttemp = Jz(vc, va, ppc) and no.miss(rob1)

⇒ Decode (rf, rob; Itb(tag, pc, insttemp, Exec); rob2, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd; Idb(tag, pc, insttemp)

Dispatch Load instructions

Decode (rf, Itb(tag, pc, insttemp, Wait); rob, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd

if insttemp = r := Load(a)

⇒ Decode (rf, Itb(tag, pc, insttemp, Exec); rob, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd; Idb(tag, insttemp), bpd

Dispatch Store instructions

Decode (rf, Itb(tag, pc, insttemp, Wait); rob, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd

if insttemp = Store(a,v)

⇒ Decode (rf, Itb(tag, pc, insttemp, Exec); rob, cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd; Idb(tag, insttemp), bpd

Complete

Instructions are received from the functional units in three queues. These queues are the execute queue (execq), memory unit queue (memq) and bp queue (bpq.) The results returned in these queues are used to update the ROB. If the instruction returned a value (i.e. was Load or Op) that value is given to the ROB, which updates all occurrences of the destination tag following it in the ROB. These instructions and StoreDone acknowledgments are marked as Done in the ROB.

Complete an Op Instruction

Decode (rf, rob, cntr) : bsfq, Idb(tag, insttemp); execq, memq, bpq : btbq, rstq, excod, memd, bpd

⇒ Decode (rf, rob', cntr) : bsfq, execq, memq, bpq : btbq, rstq, excod, memd, bpd
where rob' = updaterob(rob, tag, insttemp)

**Complete an Load/Store Instruction**

Decode ( rf, rob, cntr ) : bsfq, execq, Idb(tag, insttemp);memq, bpq : btbq, rstq, excd, memd, bpd

\[\Rightarrow\] Decode ( rf, rob', cntr ) : bsfq, execq, memq, bpq : btbq, rstq, excd, memd, bpd

where rob' = updaterob(rob, tag, insttemp)

Results returning from the BP fall into one of three cases. If the jump was correctly predicted, the instruction is marked Done. If the result was incorrectly predicted, the ROB searches for a Missed jump ahead. If there is another misprediction ahead in the ROB, the current misprediction is ignored and marked as Done. If there is not a misprediction, the flow of control must be changed, so a Reset message is sent to the Funit via the rstq, the rstcntr is incremented and the state of the instruction is marked Miss.

**Complete a JzCorrect Instruction**

Decode ( rf, rob, cntr ) : bsfq, execq, memq, Idb(tag, JzCorrect());bpq : btbq, rstq, excd, memd, bpd

\[\Rightarrow\] Decode ( rf, rob', cntr ) : bsfq, execq, memq, bpq : btbq, rstq, excd, memd, bpd

where rob' = updaterob(rob, tag, insttemp)

**Complete a JzIncorrect() Instruction**

Decode ( rf, rob1;Itb(tag, pc, Exec);rob2, cntr ) : bsfq, execq, memq, Idb(tag, JzIncorrect(newPC));bpq : btbq, rstq, excd, memd, bpd

\[\text{if not no-miss(rob1)}\]

\[\Rightarrow\] Decode ( rf, rob1;Itb(tag, pc, insttemp, Done);rob2, cntr ) : bsfq, execq, memq, bpq : btbq, rstq, excd, memd, bpd

**Complete a JzIncorrect() Instruction**

Decode ( rf, rob1;Itb(tag, pc, Exec);rob2, cntr ) : bsfq, execq, memq, Idb(tag, JzIncorrect(newPC));bpq : btbq, rstq, excd, memd, bpd

\[\text{if no-miss(rob1)}\]

\[\Rightarrow\] Decode ( rf, rob1;Itb(tag, pc, insttemp, Miss);rob2, cntr + 1 ) : bsfq, execq, memq, bpq : btbq, rstq(newPC), excd, memd, bpd

**Rewind**

When an instruction with state Miss is in the ROB, the instructions following it must be removed. This can only occur if no instructions following it are still being executed. If Exec state instructions were removed, the functional units could return with values and attempt to update the ROB with non-existent tags and values. Despite having to wait for all the rules currently being executed to return, this rule can be assured of firing. This is because no new instructions will be decoded (since the reset counter is non-zero) and no Waiting instructions will be dispatched (because there is an instruction in state Wait ahead.) Therefore, the safe.to.kill operation on the ROB used below will always eventually be true.

**Rewind**

Decode ( rf, rob1;Itb(tag, pc, insttemp, Miss);rob2, cntr ) : bsfq, execq, memq, bpq : btbq, rstq, excd, memd, bpd

\[\text{if no-miss(rob1) and safe.to.kill(rob2)}\]
Commit

Commitment of an instruction only occurs when it reaches the head of the ROB. This is to ensure that an instruction is never committed when it should not be. If an interrupt or misprediction occurs in front of a Done instruction, it should not be committed. All committed instructions are removed from the ROB and the tag is freed. Committed jumps send update information back through the btbq. Committed assignment to a register produces actual writing to the RF.

Commit to register and remove

\[
\text{Decode } (\text{rf, rob}, \text{Itb}(\text{tag, pc, insttemp, Done}), \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd}
\]

\[
\implies \text{Decode } (\text{rf}', \text{rob}', \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd}
\]

where \( rf' = \text{update}(rf, r, v) \) and \( \text{rob} = \text{dequeue}(\text{rob}) \)

Commit a store completion

\[
\text{Decode } (\text{rf, Itb}(\text{tag, pc, Store(-,-), Done}), \text{rob}, \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpq}
\]

\[
\implies \text{Decode } (\text{rf, rob}', \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpq}
\]

where \( \text{rob}' = \text{dequeue}(\text{rob}) \)

Commit a Jz complete, and update btb

\[
\text{Decode } (\text{rf, Itb}(\text{tag, pc, JzCorrect()}, \text{Done}), \text{rob}, \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpq}
\]

\[
\implies \text{Decode } (\text{rf, rob}', \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq; (pc ,newpc, Correct)}, \text{rstq, execd, memd, bpq}
\]

where \( \text{rob}' = \text{dequeue}(\text{rob}) \)

Commit a Jz complete, and update btb

\[
\text{Decode } (\text{rf, Itb}(\text{tag, pc, JzInCorrect(newpc), Done}), \text{rob}, \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpq}
\]

\[
\implies \text{Decode } (\text{rf, rob}', \text{cntr}) : \text{bsfq, execq, memq, bpq : btbq; (pc ,newpc, InCorrect)}, \text{rstq, execd, memd, bpq}
\]

where \( \text{rob}' = \text{dequeue}(\text{rob}) \)

Throughout these previous sections, the state of an ROB entry changes many times. Figure 4-4 shows these transitions.

Interrupt

\( \text{Mrraz} \) must handle precise interrupts correctly. Precise interrupts are defined as happening at a specific point - all the instructions before the one that generated the interrupt or exception have fully completed execution, and none of the ones after it have begun. To ensure precise interrupts, all the instructions ahead of the target instruction in the ROB must complete and all those after it must not complete. For synchronous interrupts, control flow is changed to the interrupt handler address. The Rewind rule then cleans up the invalid instructions after the target.
Figure 4-4: State transitions for IRB entries in ROB

Decode of an instruction with a value as an argument creates an IRB with state Done. Decode of other instructions creates the IRB with the state Wait. Dispatch rules transition to the Exec state. If the IRB is an incorrect jump, the Completion rules transition the state to Miss. Other IRBs move to Done with Completion rules. The Rewind rule moves from Miss to Done. IRB's with the state Done are retired by the Commit rules.

Interrupt Invalid

Decode (rf, rob1, Itb(tag, pc, insttemp, state); rob2, cntr) : bsfq, execq, memq, bpq : btq, rstq, execd, memd, bpq

if synchronous.interrupt(insttemp) and not no.miss(rob1)

⇒ Decode (rf, rob1, Itb(tag, pc, insttemp, Done); rob2, cntr) : bsfq, execq, memq, bpq : btq, rstq, execd, memd, bpq

Interrupt Valid

Decode (rf, rob1, Itb(tag, pc, insttemp, state); rob2, cntr) : bsfq, execq, memq, bpq : btq, rstq, execd, memd, bpq

if synchronous.interrupt(insttemp) and no.miss(rob1)

⇒ Decode (rf, rob1, Itb(tag, pc, insttemp, Miss); rob2, cntr + 1) : bsfq, execq, memq, bpq : btq, rstq; (interruptHandlerPC), execd, memd, bpq

where rf' = update(rf, excep.pointer, pc)

Execute

The three execution units execute specific types of instructions and return results. In an ISA with more types of instructions, this model could be simply expanded to include floating point or other specialized units. In Mrrax, the execute unit applies the operation to the arguments. The Memory unit reads or writes to memory. The BP resolves branches and determines whether or not the speculation made in the Funit was correct.

Exec

Exec : Itb(tag, r: = Op(v1,v2)); execd : execq

⇒ Exec : execd : execq; Itb(tag, v)

where v = Op(v1,v2)

Mem Load

Mem mem : Itb(tag, r: = Load(a)); memd : memq

⇒ Mem mem : memd : memq; Itb(tag, v)

where v = mem[a]

Mem Store

Mem mem : Itb(tag, Store(a,v)); memd : memq
\[ \text{mem} \text{ mem} : \text{memd} : \text{memq}; \text{Itb}(\text{tag}, \text{StoreDone}) \]

where \( \text{mem}[a = v] \)

**Bp Taken Correct**

\[ \begin{align*}
\text{Bp} & : \text{Itb}(\text{tag}, -, \text{Jz}(0, va, ppc)); \text{bpd} : \text{bpq} \\
& \quad \text{if } va = ppc \\
\implies & \quad \text{Bp} : \text{bpd} : \text{bpq}; \text{Itb}(\text{tag}, \text{JzCorrect()})
\end{align*} \]

**Bp Taken Incorrect**

\[ \begin{align*}
\text{Bp} & : \text{Itb}(\text{tag}, -, \text{Jz}(0, va, ppc)); \text{bpd} : \text{bpq} \\
& \quad \text{if } va \neq ppc \\
\implies & \quad \text{Bp} : \text{bpd} : \text{bpq}; \text{Itb}(\text{tag}, \text{JzIncorrect(va)})
\end{align*} \]

**Bp Not Taken Correct**

\[ \begin{align*}
\text{Bp} & : \text{Itb}(\text{tag}, \text{pc}, \text{Jz}(1, va, ppc)); \text{bpd} : \text{bpq} \\
& \quad \text{if } \text{pc+1} = ppc \\
\implies & \quad \text{Bp} : \text{bpd} : \text{bpq}; \text{Itb}(\text{tag}, \text{JzCorrect()})
\end{align*} \]

**Bp Not Taken Incorrect**

\[ \begin{align*}
\text{Bp} & : \text{Itb}(\text{tag}, \text{Jz}(1, va, ppc)); \text{bpd} : \text{bpq} \\
& \quad \text{if } \text{pc+1} \neq ppc \\
\implies & \quad \text{Bp} : \text{bpd} : \text{bpq}; \text{Itb}(\text{tag}, \text{JzIncorrect(pc+1)})
\end{align*} \]

**Kill procedure**

The jump incorrect completion rules and interrupt rule can be viewed as special cases of the kill function. This function resets the pc to that of a given instruction, and trashes all instructions after it, without changing the behavior of the processor. For the \( PS \) model, the rule would be as follows:

**Kill for \( PS \)**

\( (ia, rf, \text{ROB}(t, ia', it); \text{rob2, btb, im}) \)

\[ \implies (ia', rf, e, btb, im) \]

This function can be extended to \( Mrrax \). Provided there are no misses in front of the target instruction in the ROB, the pc can be reset. The instructions following this kill are cleaned up by the rewind rule.

**Kill for \( Mrrax \)**

Decode ( rf, rob1;Itb(tag, pc, insttemp, state);rob2, cnt ) : bsfq, execq, memq, bpq : btbq, rstq, execd, memd, bpd  
\( \text{if} \text{kill(insttemp)} \text{ and no.miss(rob1)} \)

\[ \implies \text{Decode ( rf, rob1;Itb(tag, pc, insttemp, Miss);rob2, cnt + 1 ) : bsfq, execq, memq, bpq : btbq, rstq(pc), execd, memd, bpd} \]

The Jump Incorrect Completion rule uses the kill rule triggered by a JumpIncorrect() received in the bpq and resets the pc to the correctly branch target. The Interrupt rule uses the kill rule triggered by an interrupt and resets the pc to the interrupt handler address.

**4.6 Summary**

In this final Chapter on modeling techniques we explored a key idea - modularity. Just as in programming, modularity in TRS models provides the benefits of breaking down complexity and allowing independent development of separate but compatible modules. The \( Mspeca \) and model introduced
the btb with transparent modularity. $Mrr_{az}$, with its several functional units, represented a truly modular model. Work on subsystems such as memory units can easily be ‘plugged in’ to this model if they have the correct communication interface.
Chapter 5

Simulation

Simulation of TRS models in software is a key part of the development process. Techniques for producing accurate simulations of both the TRS itself and the anticipated hardware version are presented. Several simulators are discussed and used on a test suite to show how effective simulation can be from a design standpoint.

5.1 Principles of Simulation

There are several different strategies possible for the implementation of a TRS model in software. Each has its benefits and specific uses. Two general strategies, rule-centric and clock-centric, are discussed below. Clock-centric seeks to simulate the execution of a TRS turned into standard hardware, i.e. a instep-execution of a pipeline. Rule-centric seeks to simulate the actual execution behavior of a TRS model, i.e. multiple rules triggering simultaneously and one firing.

5.1.1 Clock-centric Implementations

A clock-centric implementation simulates how a clocked hardware implementation of the TRS would behave. A clock-centric implementation tries to execute as many rules as possible during a single clock cycle, while preserving the semantics of an atomic TRS. This requires analysis of the rules to ensure that the parallel execution of the rules is equivalent to the true serial, atomic execution. James Hoe is using this method for the TRS compiler [6].

To conduct this analysis of a TRS, we first need to make some definitions and functions describing a TRS. Recall that in Section 1.2 it was discussed that a rule has a precondition (defined by the initial state and optional if clause) and rewrites specified by the new state and optional where clause. For analysis purposes, we here define two functions for a rule, \( \pi_r \) and \( \delta_r \). \( \pi_r \) is a function of the state of the system and is true when the rule's precondition is satisfied and false otherwise.
$$\pi_r : \text{state} \rightarrow \{\text{true, false}\}$$

$\delta_r$ is a function of the state of the system and produces the new state of the system after the rewrite.

$$\delta_r : \text{state} \rightarrow \text{state}$$

For illustration, recall Rule 1 of $M_{gcd}$ (the Euclid GCD model in Section 1.2).

**Rule 1**

$$\text{Pair(Num(x), Num(y))}$$

$$\text{if } y = 0$$

$$\implies \text{Done(x)}$$

For this rule, $\pi_r$ is true only when $y = 0$ and false otherwise. $\delta_r$ simply rewrites the pair $(x, y)$ to be $x$. For $M_{gcd}$, as any other TRS model, all the rules have $\pi_r$ and $\delta_r$. There are three important relationships between pairs of rules that are essential for producing a correct clock-centric implementation. These three relationships are independence, being in conflict (and conversely being conflict free) and dominance.

**Independence**

If two rules are independent, they never fire at the same time. (Note that mutual independence, just as in probability is different than pairwise independence.) Formally, two rules $r_1$ and $r_2$ are independent if for all possible states, the preconditions of $r_1$ and $r_2$ are never both true:

$$\forall s, (\pi_{r_1}(s) \land \pi_{r_2}(s)) = \text{false}$$

If two rules are independent, they will never both fire at once, so no problems can possibly arise. Independent rules can be grouped together in code in a case statement. If rules are not independent, problems can arise if they execute simultaneously.

**Conflict-free**

If rules are not independent, we try to further classify them by testing to see if they are conflict-free. Intuitively, the execution of two rules in parallel needs to be equivalent to either sequential execution. First, one rule can never cancel the execution of the other, or else firing them together could be incorrect. Secondly, the final state must be easily derivable from the individual changes done in parallel. Formally, two rules $r_1$ and $r_2$ are conflict-free if for all states where both rules have
satisfied preconditions: 1) firing of one rule always triggers the other (no ‘cancelling’) and 2) the final state of the two sequential executions satisfy some least upper bound (are ‘easily mergible’):

\[ \forall s, (\pi_{r1}(s) \land \pi_{r2}(s)) \rightarrow \]

\[ \pi_{r1}(\delta_{r2}(s)) \land \pi_{r2}(\delta_{r1}(s)) = true \]

\[ least\_upper\_bound(\delta_{r1}(s), \delta_{r2}(s)) = \delta_{r1}(\delta_{r2}(s)) \land \delta_{r2}(\delta_{r1}(s)) \]

Determining if two rules are conflict can be a straightforward process. In practice with processor models, conflict-free rules have the following characteristics. To satisfy the first condition, the rules just need not modify the state element the other’s precondition depends on. To satisfy the state upper bound, the rules modify disjoint parts of the state. Since proving two rules conflict free is not necessarily so simple, a way to cope with conflicting rules is needed.

**Domination**

Dominance applies to rules in conflict. Intuitively, one rule dominating the other means that the affects of one rule are erased by the other. Formally, r1 dominates r2 (r1 > r2) if for all states where both rules have satisfied preconditions: 1) r1’s predicate is always true after r2’s execution and 2) execution of r1 on the initial state is equivalent to executing r2 then r1:

\[ \forall s, (\pi_{r1}(s) \land \pi_{r2}(s)) \rightarrow \]

\[ \pi_{r1}(\delta_{r2}(s)) = true \]

\[ \delta_{r1}(s) = \delta_{r1}(\delta_{r2}(s)) \]

If r1 dominates r2 and both predicates are true, only rule 1 is fired. In practice, dominator occurs when one rule modifies a state element the the other’s predicate depends on. Jump instructions resetting the pc dominate over instruction fetch rules. Note that dominance must be dealt with only on a pairwise basis and is not transitive:

\[ r1 > r2, r2 > r3 \not\rightarrow r1 > r3 \]

If none of the above conditions are met, the rules conflict. In this case, an arbitrary choice on each cycle is made and only one rule executes. This choice can be either random or in a round-robin fashion to avoid starvation. Though the TRSs presented here are written to not have conflicting rules, in the general case conflicting rules are possible (and even probable.)
Implementation Details

Using the three principles above, a parallel execution can be constructed from an atomic, serial TRS. Each pair of rules must be analyzed. Independent pairs can be ignored, since they will never fired in parallel. Though this adds nothing to increase the parallelism of the implementation, by integrating independent rules into one case statement or thread can speed up pre-condition checking.

Of non-independent pairs, most rules (in our TRSs, not in general) are conflict-free. Conflict-free pairs can safely be executed in parallel given the easy way to merge the new states. Rules that do conflict fall into two classes: dominating and non-dominating. A pair with domination can still be executed in parallel by cancelling the dominated rule. Nothing within our analysis above can ameliorate non-dominating, conflicting rules. In this case, a non-deterministic choice must be made as to which rule of the pair will fire during that cycle while the other rule is delayed.

Actually writing code to do what is described above is not very easy. Analysis by a human can be done quickly, but automation is much more complex. One approach, developed jointly with James Hoe for use in his TRS compiler (need to cite his thesis here?) defines sets for the ranges ($R(f)$) and domains ($D(f)$) of the $\pi$ and $\delta$ functions and uses simple set operations can classify the rules.

The domain of $\pi$ or $\delta$ is the set of state elements that affect the result. The range of $\delta$ is the state elements it modifies.

IN this analysis, independence is not checked, since independent rules will ‘take care of themselves’ and not cause problems. Determining if two rules are conflict-free using the following heuristic: if each rule does not modify any state the other’s precondition depends on and the rules do not modify the same portions of state:

\[
(D(\pi_{r1}) \cap R(\delta_{r2})) = \emptyset \\
(D(\pi_{r2}) \cap R(\delta_{r1})) = \emptyset \\
(R(\delta_{r1}) \cap R(\delta_{r2})) = \emptyset
\]

Determining if $r1$ dominates $r2$ is done with the following heuristic: 1) $r2$ does not invalidate $r1$ by modifying any element in $r1$’s domain, 2) $r2$ modifies only elements of state the $r1$ does:

\[
R(\delta_{r2}) \cap (D(\pi_{r1})) = \emptyset \\
R(\delta_{r2}) \subset R(\delta_{r1})) = true
\]
These methods will quickly generate a correct, but not optimal, implementation.

5.1.2 Rule-centric Implementations

In a rule-centric implementation, each rule fires as soon as its precondition becomes true. In order to have all rules checking at once, a multi-threaded implementation is needed. To enforce the atomic model of TRS rewrites, as well as prevent the data races inherent in non-controlled multi threading, it is necessary to use some form of concurrency control on all state elements. In Java this can be done with synchronized methods and waiting and signaling. This approach, by implementing the true semantics of an atomic TRS, requires no analysis of the rules. This makes a rule-centric model easy to implement. A rule-centric implementation, however, lacks many basic features that a hardware implementation would have, such as a clock. Therefore, while it may serve effectively to simulate a TRS, it provides no information about how a hardware implementation of a TRS would behave.

Many of the same principles discussed in the previous section for use in clock-centric implementations can be used to optimize performance in a rule-centric version. For example, rules that are independent can all be placed in the same thread for execution. This means one thread can check the conditions for firing for all the rules at once and then execute the single one that will fire. The *Mrrax* model discussed later used this technique.

5.2 The Simulators for AX TRSs

All simulators except for the *Mrrax* simulator, are clock-centric. These first 4 four simulators are used in Section 5.3 for testing.

5.2.1 Max

All rules in *Max* are independent, since each is just a different case for the value if im[pc].

5.2.2 Mpipeax

*Mpipeax* involves the first real analysis of the rules. Here the rules in each pipeline stage are independent. This is obvious since at each stage it is a ‘dispatch’ on the type of the instruction at the head of the queue. Rules between pipe stages are generally conflict free since they involve different resources. Conflicts do arise with Rule 4, the Jz Taken rule. Rule 4 modifies the pc and flushes bsD and bsE, which cause conflict with Rules 1 and 2a-f (fetch and decode). However, Rule 4 dominates these other rules. The table below illustrates the relationships.
Table 5.1: **Relations between Mpipe rules** Independent pairs are marked I, conflict-free pairs cf and domination by < or >.

<table>
<thead>
<tr>
<th>Rule</th>
<th>Fetch</th>
<th>Decode</th>
<th>Exec</th>
<th>Mem</th>
<th>WB</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>-</td>
<td>2a-f</td>
<td>3</td>
<td>4</td>
<td>5</td>
</tr>
<tr>
<td>2a-f</td>
<td>cf</td>
<td>cf</td>
<td>&lt;</td>
<td>cf</td>
<td>cf</td>
</tr>
<tr>
<td>3</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>1</td>
<td>I</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>cf</td>
<td>cf</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
<td>-</td>
<td>I</td>
<td>I</td>
<td>cf</td>
</tr>
<tr>
<td>8</td>
<td>-</td>
<td>-</td>
<td>I</td>
<td>cf</td>
<td>cf</td>
</tr>
<tr>
<td>9</td>
<td>-</td>
<td>-</td>
<td>cf</td>
<td>cf</td>
<td>cf</td>
</tr>
</tbody>
</table>

5.2.3 **Mbypx**

*Mbypx* is fairly similar to *Mpipe*. The addition of the bypass rules to the decode stage poses an interesting situation. The dependence of the bypass rules on the presence of instructions in the later queues causes conflicts. Referring back to *Mbypx* as described in Section 3.4, consider the following example: Load(r0, r1) is at the head of bsD, ready to be decoded. At the head of bsW is the instruction r1 = 5. In this case both Rule 2d-2 (Decode Load with bypass) and Rule 10 (Writeback) are triggered. If Rule 10 fires first, it will invalidate Rule 2 by removing the instruction that is the bypass source. Because of this cancelling of Rule 2, domination cannot apply here either.

The solution to this problem involves a closer look at the implementation. Just as all rules in the same pipeline stage are independent, so are all the rules for bypassing a certain instruction type. In *Mbypx*, Rules 3, 4, 5 and 6 of the Exec stage are independent, as are Rules 2e-1, -2, -3 and -4 in the Decode stage.

5.2.4 **Mspx**

*Mspx* is very similar to *Mpipe*, except that only the Exec Jz rules that flush the queues (4b, 5b) dominate over Fetch and Decode. The Exec Jz rules that don’t (4a, 5a) disappear, and have no effect on the state.

5.2.5 **Mrr**

The fully featured model is the only rule-centric simulator and is quite a departure from the others. First, it was developed at an early stage before the simulation methodology explained above was formulated. All the intuitive notions in these concepts were used in the development of the simulator, however. This model uses multi-threading to implement concurrency, instead of the single master thread firing rules simultaneously. This multi-threaded approach was chosen to effectively model
the modularity of the TRS and to deal with concurrency since the ROB, in particular, is accessed by many different rules simultaneously.

It turns out that this model exhibits true non-determinism. There are rules that conflict and do not dominate. In this case a choice must be made as to which rule to fire.

There are problems with this implementation. Occasionally a simulation will loop forever due to the starvation of certain threads. The finite length queues do not accurately model the infinite length queues for the TRS.

### 5.3 Test results on simulations

For the testing below I constructed one program designed to be as ‘average’ as possible. Tables in [4] show that, on average, instructions types break down as follows: Load, 21% – 26%; Store 9% – 12%; Branch, 18% – 24%; ALU/other, 43% – 47%. Simulation of this program on M_{ax} revealed the following instruction frequencies shown in Table 5.3.

The simulators were all instrumented, allowing counts of the number of rule executions and dominance situations. Further instrumentation can easily be added.

<table>
<thead>
<tr>
<th>Inst type</th>
<th>Number</th>
<th>Percentage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load</td>
<td>47020</td>
<td>25.0</td>
</tr>
<tr>
<td>Store</td>
<td>24680</td>
<td>13.1</td>
</tr>
<tr>
<td>Branch</td>
<td>33479</td>
<td>17.8</td>
</tr>
<tr>
<td>Other</td>
<td>82708</td>
<td>44.0</td>
</tr>
</tbody>
</table>

Table 5.3: Instruction Mix for Testing Code The code was designed to have an instruction mix comparable to the average to provide a more accurate measurement of performance.

Clock time for M_{ax} is \( t_{mem} + t_{rf} + t_{alu} + t_{mem} + t_{wb} \). Clock time for M_{pipeax} and M_{specax} is
Max($t_{mem}, t_{rf}, t_{alu}, t_{mem}, t_{wib})$. [7]

<table>
<thead>
<tr>
<th>$T_{clock}$</th>
<th>$M_{ax}$</th>
<th>$M_{pipe_{ax}}$</th>
<th>$M_{bypa_{ax}}$</th>
<th>$M_{spec_{ax}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td># Cycles</td>
<td>187887</td>
<td>364452</td>
<td>266067</td>
<td>328876</td>
</tr>
<tr>
<td># Rules Fired</td>
<td>187887</td>
<td>986468</td>
<td>908118</td>
<td>988720</td>
</tr>
<tr>
<td>Utilization</td>
<td>-</td>
<td>0.54</td>
<td>0.68</td>
<td>0.60</td>
</tr>
<tr>
<td>Normalized Time</td>
<td>1.00</td>
<td>0.48</td>
<td>0.35</td>
<td>0.44</td>
</tr>
</tbody>
</table>

Table 5.4: **Results of simulators for AX models** For each program there are two important criteria: how fast is the model and how efficient? How fast is measured by the number of cycles taken and total time. Efficiency is measured by the utilization of each stage. Since rules correspond to stages (in groups) for a five stage pipeline $5$ rules would execute for every cycle. Note that due to starting and finishing up the instruction flow, no program will show 100% utilization on any multistage pipeline.

### 5.4 Summary

In this chapter two important methods of simulation of TRS models were discussed. Both have been used and can easily and quickly generate correct software simulations of either the pure TRS or an anticipated hardware version. The usefulness of these simulators was demonstrated by using them to run a performance comparison between different implementations of the AX ISA. Formalizations of these simulation principles are the groundwork for automatic generation via a compiler.
Chapter 6

Conclusions

The research presented in this thesis is a key part of the development of a complete system for design, testing and production of hardware using TRSs. The hardware models that were presented exemplify the descriptive power of TRS models and provide a suite of structures and techniques for creating new TRSs of more complex hardware. These techniques include modularity and pipelining. The new structures that were presented in this thesis include queues for communication and interfaces for connecting modules.

Eleven TRS models were developed for two ISAs. They spanned the range in complexity from non-pipelined version to variations on simple pipelines, speculative execution and register renaming.

The discussion in Chapter 5 of rule analysis lays the foundation for systematic hardware synthesis of TRSs. The many simulators demonstrate the testing possible at a software level for hardware designs. The techniques presented provide for either rule- or clock-centric focused simulation and show the ease of instrumentation and comparison of results.

Beyond this work on modeling and simulation is efforts on memory models and cache coherence and hardware synthesis. We hope that the TRS method will improve hardware design just as the use of high-level programming languages and corresponding compilers was a great improvement over writing assembly code.
Appendix A

DLX Models

A.1 The Princeton DLX Model, $MP_{dlx}$

Just as in the previous case, changing to DLX from AX just adds more rules and no significant complexity. In $MP_{dlx}$ the choice was made to use the second method for dealing with the memory resource conflict, that of always fetching the next instruction during the current execution.

A.1.1 Definition

This Princeton version is analogous to $MP_{ax}$, with the added consideration of the branch delay slot.

\[
\begin{align*}
\text{PROC} & = \text{Proc}(\text{PC}, \text{NEXT}, \text{RF}, \text{MEM}, \text{INST}, \text{FLAG}) \\
\text{MEM} & = \text{Array}[\text{ADDR}] \text{ VI} \\
\text{VI} & = \text{VAL} \parallel \text{INST} \\
\text{FLAG} & = \text{fetch} \parallel \text{execute}
\end{align*}
\]

Register Instructions

The arithmetic and logical operations simply apply the operator to the two register values (or one value and immediate) and save the result in the register file.

\text{Fetch} \\
\text{Proc}(\text{pc}, \text{nxt}, \text{rf}, \text{mem}, -, \text{fetch}) \\
\implies \text{Proc}(\text{pc}, \text{nxt}, \text{rf}, \text{mem}, \text{mem}[\text{pc}], \text{execute})

\text{Reg-Reg Op} \\
\text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{mem}, \text{inst}, \text{execute}) \\
\text{if inst} \equiv \text{Regregop}(\text{rs1}, \text{rs2}, \text{rd}, \text{rrtype}) \\
\implies \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, v], \text{mem}, -, \text{fetch}) \\
\text{where } v : = \text{rrtype}(\text{rf}[\text{rs1}], \text{rf}[\text{rs2}])

\text{Set-Logical} \\
\text{Proc}(\text{ia}, \text{nxt}, \text{rf}, \text{mem}, \text{inst}, \text{execute}) \\
\text{if inst} \equiv \text{SetlogOp}(\text{rs1}, \text{rs2}, \text{rd}, \text{stype}) \text{ and stype(}\text{rf}[\text{rs1}], \text{rf}[\text{rs2}]) = \text{true} \\
\implies \text{Proc}(\text{nxt}, \text{nxt} + 1, \text{rf}[\text{rd}, 1], \text{mem}, -, \text{fetch})
Proc(ia, nxt, rf, im, dm)
  
  if inst == Setlogop(rs1, rs2, rd, sltype) and sltype(rf[rs1], rf[rs2]) == false
  
  $$\implies$$ Proc(nxt, nxt + 1, rf[rd, 0], mem, -, fetch)

Reg-Imm Rule
Proc(ia, nxt, rf, mem, inst, execute)
  
  if inst == RegimmOp(rsl, imm, rs2, ritype)
  
  $$\implies$$ Proc(nxt, nxt + 1, rf[rd, v], mem, -, fetch)
  
  where v := ritype(rf[rs1], imm)

Control Flow Instructions

Due to DLX's branch delay slot, the instruction after a branch or jump is always executed. The following jumps modify the next pc instead of the pc to account for that.

BEQZ
Proc(ia, nxt, rf, mem, inst, execute)
  
  if inst == Beqz(rsl, imm)
  
  $$\implies$$ Proc(nxt, ia + 1 + imm, rf, mem, -, fetch)
Proc(ia, nxt, rf, mem, inst, execute)
  
  if inst == Beqz(rsl, imm) and rf[rs1] == 0
  
  $$\implies$$ Proc(nxt, nxt + 1, rf[rd, v], mem, -, fetch)

BNEZ
Proc(ia, nxt, rf, mem, inst, execute)
  
  if im[ia] == Bnez(rsl, imm) and rf[rs1] != 0
  
  $$\implies$$ Proc(nxt, ia + 1 + imm, rf, im, dm)
Proc(ia, nxt, rf, mem, inst, execute)
  
  if im[ia] == Bnez(rsl, imm) and rf[rs1] == 0
  
  $$\implies$$ Proc(nxt, nxt + 1, rf, mem, -, fetch)

Jump
Proc(ia, nxt, rf, mem, inst, execute)
  
  if inst == J(imm)
  
  $$\implies$$ Proc(nxt, ia + 1 + imm, rf, mem, -, fetch)

Jump and Link
Proc(ia, nxt, rf, mem, inst, execute)
  
  if inst == Jal(imm)
  
  $$\implies$$ Proc(nxt, ia + 1 + imm, rf[r31, nxt + 1], mem, -, fetch)

JumpRegister
Proc(ia, nxt, rf, mem, inst, execute)
  
  if im[ia] == Jr(rs1)
  
  $$\implies$$ Proc(nxt, rf[rs1], rf, mem, -, fetch)

JumpRegister and Link
Proc(ia, nxt, rf, mem, inst, execute)
  
  if im[ia] == Jair(rs1)
  
  $$\implies$$ Proc(nxt, rf[rs1], rf[r31, nxt + 1], mem, -, fetch)

Memory Instructions

Memory operations are straightforward. How do I deal with signed and unsigned?
Load Word
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Lw(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf[rd, mem[addr]], mem, -, fetch)
where addr := rf[rsl] + imm

Load Half-Word
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Lh(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf[rd, v], mem, -, fetch)
where v := LogicalAnd(0x0011, mem[addr]) and addr := rf[rsl] + imm

Load Byte
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Lb(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf[rd, v], mem, -, fetch)
where v := LogicalAnd(0x0001, mem[addr]) and addr := rf[rsl] + imm

Store Word
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Sw(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf, mem[addr, rf[rd]], -, fetch)
where addr := rf[rsl] + imm

Store Half-Word
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Sh(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf, mem[addr, rf[rd]], -, fetch)
where addr := rf[rsl] + imm and v := xor(LogicalAnd(0x1100, dm[addr]), LogicalAnd(0x0011, rf[rd]))

Store Byte
Proc(ia, nxt, rf, mem, inst, execute)
if inst == Sb(rsl, imm, rd)
⇒ Proc(nxt, nxt + 1, rf, mem[addr, rf[rd]], -, fetch)
where addr := rf[rsl] + imm and v := xor(LogicalAnd(0x1110, dm[addr]), LogicalAnd(0x0001, rf[rd]))

Currently missing rules for LHU, LBU and the floating operations.

A.2 The Pipelined DLX Model, M_{pipe}dlx

M_{pipe}dlx has the standard division of the circuit into five stages - Instruction memory, register read, ALU operation, data memory access and write back to the register file.

A.2.1 Definition

For this model we add in queues to connect the pipelines stages (see Section 3.2). We add the instruction buffer to hold the current pc, next pc and instruction through the pipeline. The instructions need to be modified so that they can hold either register names or values, depending on pipeline stage.
A.2.2 Rules

Instruction Fetch

When rules are fetched, they are simply passed on to the decode stage.

\[ \text{Fetch} \]

\[ \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \rightarrow \text{Proc}(\text{next}, \text{next} + 1, \text{im}, \text{dm}, \text{rf}, \text{decQ}; \text{ltb}(pc, \text{next}, \text{inst}), \text{exeQ}, \text{memQ}, \text{wbQ}) \]

where \( \text{inst} := \text{im}[pc] \)

Instruction Decode

Since pipelines have hazards, the operands of the inst are read only if they are not being written by some instruction later on in the pipeline. So if any of the three following queues have a register being written, then the pipeline stalls. Note here that this first level model includes only reading the register file in this stage, not do any calculations. Therefore conditional branches are not determined until the execute stage, which is rather wasteful.

Decode R-type

\[ \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \text{if } \text{inst} == \text{Reggregop}(\text{rs1}, \text{rs2}, \text{rd}, \text{rrtype}) \text{ and } \text{rs1}, \text{rs2} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \rightarrow \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{ninst}), \text{memQ}, \text{wbQ}) \]

where \( \text{ninst} := \text{Reggregop}(v1, v2, \text{rd}, \text{rrtype}) \text{ and } v1 := \text{rf}[\text{rs1}]; v2 := \text{rf}[\text{rs2}] \)

Decode R-type

\[ \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \text{if } \text{inst} == \text{Setlogop}(\text{rs1}, \text{rs2}, \text{rd}, \text{sltype}) \text{ and } \text{rs1}, \text{rs2} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \rightarrow \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{ninst}), \text{memQ}, \text{wbQ}) \]

where \( \text{ninst} := \text{Setlogop}(v1, v2, \text{rd}, \text{sltype}) \text{ and } v1 := \text{rf}[\text{rs1}]; v2 := \text{rf}[\text{rs2}] \)

Decode I-type, Reg-Immed Arith

\[ \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \text{if } \text{inst} == \text{Regimmop}(\text{rs1}, \text{immed}, \text{rd}, \text{ritype}) \text{ and } \text{rs1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ}) \]

\[ \rightarrow \text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{ninst}), \text{memQ}, \text{wbQ}) \]

76
where \( n_{\text{inst}} := \text{Regimmop}(v_1, \text{immed}, \text{rd}, \text{ritype}) \) and \( v_1 := r_{f[r_1]} \)

### Decode I-type, Loads

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Loadop}(r_{s1}, \text{immed}, \text{rd}, \text{itype}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Loadop}(v_1, \text{immed}, \text{rd}, \text{itype}) \text{ and } v_1 := r_{f[r_1]}
\]

### Decode I-type, Stores

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Storeop}(r_{s1}, \text{immed}, \text{rd}, \text{stype}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Storeop}(v_1, \text{immed}, \text{rd}, \text{stype}) \text{ and } v_1 := r_{f[r_1]}, \text{vd} := r_{f[r_d]}
\]

### Decode I-type, Branches

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Beqz}(r_{s1}, \text{immed}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Beqz}(v_1, \text{immed}) \text{ and } v_1 := r_{f[r_1]}
\]

### Decode I-type, Branches

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Bnez}(r_{s1}, \text{immed}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Bnez}(v_1, \text{immed}) \text{ and } v_1 := r_{f[r_1]}
\]

### Decode I-type, Jump Registers

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Jr}(r_{s1}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Jr}(v_1) \text{ and } v_1 := r_{f[r_1]}
\]

### Decode I-type, Jump Registers

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Jalr}(r_{s1}) \text{ and } r_{s1} \notin \text{Dest}(\text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Jalr}(v_1) \text{ and } v_1 := r_{f[r_1]}
\]

### Decode J-type, Jumps

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{J}(\text{immed})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{J}(\text{immed})
\]

### Decode J-type, Jumps

\[
\text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, (\text{ia}, \text{nia}, \text{inst}); \text{decQ}, \text{exeQ}, \text{memQ}, \text{wbQ})
\]

\[
\text{if inst} = \text{Jal}(\text{immed})
\]

\[
\implies \text{Proc}(\text{pc}, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}; (\text{ia}, \text{nia}, \text{inst}), \text{memQ}, \text{wbQ})
\]

\[
\text{where } n_{\text{inst}} := \text{Jal}(\text{immed})
\]

### ALU Execution

Here in the execute stage, the values read in decode are used. For arithmetic operations, the values are calculated. Jumps and branches are resolved here. Branches have the condition tested, and register jumps have the target resolved. When a change of control flow occurs, the decQ and exeQ
are emptied. When we trash the instructions following us here on a change of control, we have to carefully find the instruction occupying the branch delay slot and **not** trash it.

**Execute ArithOp**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Regregop}(v1, v2, r, rtype) \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}, \text{memQ}; (ia, nia, ninst), \text{wbQ})
\]

\[
\text{where } ninst := \text{Reqv}(r, v) \text{ and } v := rtype(v1, v2)
\]

**Execute ArithOp**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Regimmop}(v1, v2, r, ritype) \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}, \text{memQ}; (ia, nia, ninst), \text{wbQ})
\]

\[
\text{where } ninst := \text{Reqv}(r, v) \text{ and } v := ritype(v1, v2)
\]

**Execute SetLogicalOp**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Setlogop}(vl, v2, r, sltype) \) and \( \text{sltype}(vl, v2) = \text{true} \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}, \text{memQ}; (ia, nia, ninst), \text{wbQ})
\]

\[
\text{where } ninst := \text{Reqv}(r, 1)
\]

**Execute SetLogicalOp**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Setlogop}(vl, v2, r, sltype) \) and \( \text{sltype}(vl, v2) = \text{false} \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ}, \text{memQ}; (ia, nia, ninst), \text{wbQ})
\]

\[
\text{where } ninst := \text{Reqv}(r, 0)
\]

**Execute BEQZ taken (delay slot in exeQ)**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{itb, exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Beqz}(v, \text{immed}) \) and \( v = 0 \)

\[\rightarrow\]

\[
\text{Proc}(\text{addr, addr} + 1, \text{im}, \text{dm}, \text{rf}, \epsilon, \text{itb, memQ, wbQ})
\]

\[
\text{where } \text{addr} := ia + 1 + \text{immed}
\]

**Execute BEQZ taken (delay slot in decQ)**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{itb, decQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Beqz}(v, \text{immed}) \) and \( v = 0 \)

\[\rightarrow\]

\[
\text{Proc}(\text{addr, addr} + 1, \text{im}, \text{dm}, \text{rf}, \epsilon, \text{itb, memQ, wbQ})
\]

\[
\text{where } \text{addr} := ia + 1 + \text{immed}
\]

**Execute BEQZ not taken**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Beqz}(v, \text{immed}) \) and \( v \neq 0 \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, \text{exeQ, memQ, wbQ})
\]

**Execute BNEZ taken (delay slot in exeQ)**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{itb, exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Bnez}(v, \text{immed}) \) and \( v \neq 0 \)

\[\rightarrow\]

\[
\text{Proc}(\text{addr, addr} + 1, \text{im}, \text{dm}, \text{rf}, \epsilon, \text{itb, memQ, wbQ})
\]

\[
\text{where } \text{addr} := ia + 1 + \text{immed}
\]

**Execute BNEZ taken (delay slot in decQ)**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{itb, decQ}, (ia, nia, inst); \text{memQ, wbQ})
\]

if \( \text{inst} = \text{Bnez}(v, \text{immed}) \) and \( v \neq 0 \)

\[\rightarrow\]

\[
\text{Proc}(\text{addr, addr} + 1, \text{im}, \text{dm}, \text{rf}, \epsilon, \text{itb, memQ, wbQ})
\]

\[
\text{where } \text{addr} := ia + 1 + \text{immed}
\]

**Execute BNEZ not taken**

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ}, (ia, nia, inst); \text{exeQ, memQ, wbQ})
\]

if \( \text{inst} = \text{Bnez}(v, \text{immed}) \) and \( v = 0 \)

\[\rightarrow\]

\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{decQ, exeQ, memQ, wbQ})
\]
Execute JumpRegister (delay slot in exeQ)
Proc(pc, next, im, dm, rf, decQ, (ia, nia, inst);itb;exeQ, memQ, wbQ)
if inst == Jr(v)
⇒ Proc(v, v + 1, im, dm, rf, itb, memQ, wbQ)

Execute JumpRegister (delay slot in decQ)
Proc(pc, next, im, dm, rf, itb;decQ, (ia, nia, inst), memQ, wbQ)
if inst == Jr(v)
⇒ Proc(v, v + 1, im, dm, rf, itb, memQ, wbQ)

Execute JumpRegister and Link (delay slot in exeQ)
Proc(pc, next, im, dm, rf, itb;exeQ, memQ, wbQ)
if inst == Jalr(v)
⇒ Proc(v, v + 1, im, dm, rf, itb, memQ,(ia, ninst), wbQ)
where ninst := Reqv(r31, ia + 2)

Execute JumpRegister and Link (delay slot in DecQ)
Proc(pc, next, im, dm, rf, itb;decQ, (ia, nia, inst), memQ, wbQ)
if inst == Jalr(v)
⇒ Proc(v, v + 1, im, dm, rf, itb, memQ;(ia, ninst), wbQ)
where ninst := Reqv(r31, ia + 2)

Execute Jump (delay slot in exeQ)
Proc(pc, next, im, dm, rf, decQ, (ia, nia, inst);itb;exeQ, memQ, wbQ)
if inst == J(v)
⇒ Proc(addr, addr + 1, im, dm, rf, itb, memQ, wbQ)
where addr := ia + 1 + v

Execute Jump (delay slot in DecQ)
Proc(pc, next, im, dm, rf, itb;decQ, (ia, nia, inst), memQ, wbQ)
if inst == J(v)
⇒ Proc(addr, addr + 1, im, dm, rf, itb, memQ, wbQ)
where addr := ia + 1 + v

Execute Jump and Link (delay slot in EexeQ)
Proc(pc, next, im, dm, rf, decQ, (ia, nia, inst);itb;exeQ, memQ, wbQ)
if inst == Jal(v)
⇒ Proc(addr, addr + 1, im, dm, rf, itb, memQ,(ia, ninst), wbQ)
where addr := ia + 1 + v and ninst := Reqv(r31, ia + 2)

Execute Jump and Link (delay slot in DecQ)
Proc(pc, next, im, dm, rf, itb;decQ, (ia, nia, inst);exeQ, memQ, wbQ)
if inst == Jal(v)
⇒ Proc(addr, addr + 1, im, dm, rf, itb, memQ,(ia, ninst), wbQ)
where addr := ia + 1 + v and ninst := Reqv(r31, ia + 2)

Execute Loads
Proc(pc, next, im, dm, rf, decQ, (ia, nia, inst);exeQ, memQ, wbQ)
if inst == Loadop(v, immed, r, ltype)
⇒ Proc(pc, next, im, dm, rf, decQ, exeQ, memQ,(ia, ninst), wbQ)
where ninst := Load2op(addr, r, ltype) and addr := v + immed

Execute Stores
Proc(pc, next, im, dm, rf, decQ, (ia, nia, inst);exeQ, memQ, wbQ)
if inst == Storeop(v1, immed, vd, stype)
⇒ Proc(pc, next, im, dm, rf, decQ, exeQ, memQ,(ia, ninst), wbQ)
where ninst := Store2op(addr, vd, stype) and addr := v1 + immed

79
Memory

Loads and stores to memory are done here. Everything else is passed on. Note - if we add the value read plus the offset in the decode stage, or combine with the below rules, we can combine the memory and execute stages.

**Memory Load Word**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{int} == \text{Load2op}(\text{addr}, r, \text{Lw})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, memQ, wbQ};(\text{ia, nia, inst}))
\]

where \( \text{ninst} := \text{Reqv}(r, \text{dm}[\text{addr}]) \)

**Memory Load Half-word**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{int} == \text{Load2op}(\text{addr}, r, \text{Lh})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, memQ, wbQ};(\text{ia, nia, inst}))
\]

where \( \text{ninst} := \text{Reqv}(r, \text{v}) \) and \( \text{v} == \text{LogicalAnd}(0x0011, \text{dm}[\text{addr}]) \)

**Memory Load Byte Memory**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{int} == \text{Load2op}(\text{addr}, r, \text{Lb})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, memQ, wbQ};(\text{ia, nia, inst}))
\]

where \( \text{ninst} := \text{Reqv}(r, \text{v}) \) and \( \text{v} == \text{LogicalAnd}(0x0001, \text{dm}[\text{addr}]) \)

**Memory Store Word**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{inst} == \text{Store2op}(\text{addr, vd, Sw})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm}[\text{addr} := \text{vd}], rf, \text{decQ, exeQ, memQ, wbQ})
\]

**Memory Store Half-Word**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{inst} == \text{Store2op}(\text{addr, vd, Sh})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm}[\text{addr} := \text{v}], rf, \text{decQ, exeQ, memQ, wbQ})
\]

where \( \text{v} := \text{xor}(\text{LogicalAnd}(0x1100, \text{dm}[\text{addr}]), \text{LogicalAnd}(0x0011, \text{vd})) \)

**Memory Store Byte**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{inst} == \text{Store2op}(\text{addr, vd, Sb})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm}[\text{addr} := \text{v}], rf, \text{decQ, exeQ, memQ, wbQ})
\]

where \( \text{v} := \text{xor}(\text{LogicalAnd}(0x1110, \text{dm}[\text{addr}]), \text{LogicalAnd}(0x0001, \text{vd})) \)

**Memory Other**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, (ia, nia, inst);memQ, wbQ})
\]

\[
\text{if } \text{inst} == \text{Reqv}(r, \text{v})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, memQ, wbQ};(\text{ia, inst}))
\]

**Register Writeback**

Values are written back to the register file here.

**Writeback**

\[
\text{Proc}(\text{pc, next, im, dm, rf, decQ, exeQ, memQ, (ia, nia, inst);wbQ})
\]

\[
\text{if } \text{inst} == \text{Reqv}(r, \text{v})
\]

\[
\Rightarrow \text{Proc}(\text{pc, next, im, dm, rf}[r := \text{v}], \text{decQ, exeQ, memQ, wbQ})
\]
A.3 The Speculative DLX Model, $M_{spec_{dlx}}$

A.3.1 Definition

The definition now has a branch target buffer.

\begin{align*}
\text{PROC} &= \text{Proc(PC, NEXT, IM, DM, RF, BTB, BSD, BSE, BSM, BSW)} \\
\text{ITB} &= \text{Itb(ADDR, ADDR, ADDR, INST)}
\end{align*}

A.3.2 Rules

There are only two changes here from the pipelined model. First, speculation happens on the instruction fetch. Second, the rules resolving branches and jumps need to correct any mis-speculation and deal with the branch delay slot correctly. Only these modified rules are presented. The new buffer to hold instructions through the pipeline has a fourth element, the predicted pc.

Instruction Fetch

When rules are fetched, they are simply passed on to the decode stage.

\textit{Fetch}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, decQ, exeQ, memQ, wbQ)} \\
\quad \text{if im}[pc] \neq \text{Beqz(-,-) or Bnez(-,-) or J(-) or Jal(-) or Jr(-) or Jalr(-)} \implies \text{Proc(next, next + 1, im, dm, rf, btb, decQ;} & \\
\quad \text{ITB(pc, next, next + 1, inst), exeQ, memQ, wbQ)} \\
\qquad \text{where inst} := \text{im}[pc]
\end{align*}

\textit{Fetch Control change}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, decQ, exeQ, memQ, wbQ)} \\
\quad \text{if im}[pc] = \text{Beqz(-,-) or Bnez(-,-) or J(-) or Jal(-) or Jr(-) or Jalr(-)} \implies \text{Proc(next, target, im, dm, rf, btb, decQ;} & \\
\quad \text{ITB(pc, next, target, inst), exeQ, memQ, wbQ)} \\
\quad \text{where inst} := \text{im}[pc] \text{ and target} := \text{lookup(btb, pc)}
\end{align*}

\textit{Execute BEQZ taken Correct (delay slot in exeQ)}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)} \\
\quad \text{if inst} = \text{Beqz(v, immed) and v = 0 and pred} = \text{ia + 1 + immed} \implies \text{Proc(pc, next, im, dm, rf, btb'; decQ, exeQ, memQ, wbQ)} \\
\quad \text{where btb'} = \text{update(btb)}
\end{align*}

\textit{Execute BEQZ not taken Correct}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)} \\
\quad \text{if inst} = \text{Beqz(v, immed) and v \neq 0 and pred} = \text{ia + 2} \implies \text{Proc(pc, next, im, dm, rf, btb', decQ, exeQ, memQ, wbQ)} \\
\quad \text{where btb'} = \text{update(btb)}
\end{align*}

\textit{Execute BEQZ taken Incorrect (delay slot in exeQ)}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);iteb;exeQ, memQ, wbQ)} \\
\quad \text{if inst} = \text{Beqz(v, immed) and v = 0 and pred} \neq \text{ia + 1 + immed} \implies \text{Proc(addr, addr + 1, im, dm, rf, btb', c, itb, memQ, wbQ)} \\
\quad \text{where addr = ia + 1 + immed and btb'} = \text{update(btb)}
\end{align*}

\textit{Execute BEQZ taken Incorrect (delay slot in decQ)}

\begin{align*}
\text{Proc(pc, next, im, dm, rf, btb, iteb;decQ, (ia, nia, pred, inst), memQ, wbQ)}
\end{align*}
if inst = Beqz(v, immed) and v = 0 and pred \neq ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BEQZ not taken Incorrect (delay slot in exeQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);itb;exeQ, memQ, wbQ)

if inst = Beqz(v, immed) and v \neq 0 and pred \neq ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BEQZ not taken Incorrect (delay slot in decQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst), memQ, wbQ)

if inst = Beqz(v, immed) and v \neq 0 and pred = ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', e, itb, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ taken Correct (delay slot in exeQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v = 0 and pred = ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ taken Incorrect (delay slot in exeQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v \neq 0 and pred = ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ taken Correct (delay slot in decQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v = 0 and pred = ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ taken Incorrect (delay slot in decQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v \neq 0 and pred = ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ not taken Incorrect (delay slot in exeQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v = 0 and pred \neq ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute BNEZ not taken Incorrect (delay slot in decQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Bnez(v, immed) and v \neq 0 and pred \neq ia + 1 + immed

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)

**Execute Jump Correct (delay slot in exeQ)**

Proc(pc, next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ)

if inst = Jr(v) or J(v) and pred = v

\[ \Rightarrow \quad \text{Proc}(addr, addr + 1, im, dm, rf, btb', itb, e, memQ, wbQ) \]
where addr = ia + 1 + immed and btb' = update(btb)
Execute Jump Incorrect (delay slot in exeQ)
\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm}, \text{rf}, \text{btb}, \text{exeQ}, (\text{ia}, \text{nia}, \text{pred}, \text{inst}); \text{itb}; \text{exeQ}, \text{memQ}, \text{wbQ})
\]
\[
\text{if} \ inst = \text{Jr}(v) \text{ or } \text{J}(v) \text{ and } \text{pred} \neq v
\]
\[
\Rightarrow \text{Proc}(v, v + 1, \text{im}, \text{dm}, \text{rf}, \text{btb}', \epsilon, \text{itb}, \text{memQ}, \text{wbQ})
\]
where \( btb' = \text{update}(btb) \)

Execute Jump Incorrect (delay slot in decQ)
\[
\text{Proc}(pc, \text{next}, \text{im}, \text{dm, rf, btb', decQ}, (\text{ia, nia, pred, inst}), \text{memQ}, \text{wbQ})
\]
\[
\text{if} \ inst = \text{Jr}(v) \text{ or } \text{J}(v) \text{ and } \text{pred} \neq v
\]
\[
\Rightarrow \text{Proc}(v, v + 1, \text{im}, \text{dm, rf, btb', itb, memQ}, \text{wbQ})
\]
where \( btb' = \text{update}(btb) \)

Execute Jump and Link Correct (delay slot in exeQ)
\[
\text{Proc}(pc, \text{next, im, dm, rf, btb, decQ, (ia, nia, pred, inst);exeQ, memQ, wbQ})
\]
\[
\text{if} \ inst = \text{Jalr}(v) \text{ or } \text{Jal}(v) \text{ and } \text{pred} = v
\]
\[
\Rightarrow \text{Proc}(pc, \text{next, im, dm, rf, btb', decQ, execQ, memQ;(ia, ninst), wbQ})
\]
where \( ninst = \text{Reqv}(r31, \text{ia} + 2) \text{ and } btb' = \text{update}(btb) \)

Execute Jump and Link Incorrect (delay slot in exeQ)
\[
\text{Proc}(pc, \text{next}, \text{im, dm, rf, btb, decQ, (ia, nia, pred, inst);itb;exeQ, memQ, wbQ})
\]
\[
\text{if} \ inst = \text{Jalr}(v) \text{ or } \text{Jal}(v) \text{ and } \text{pred} \neq v
\]
\[
\Rightarrow \text{Proc}(v, v + 1, \text{im}, \text{dm, rf, btb', itb, memQ;(ia, ninst), wbQ})
\]
where \( ninst = \text{Reqv}(r31, \text{ia} + 2) \text{ and } btb' = \text{update}(btb) \)

Execute Jump and Link Incorrect (delay slot in decQ)
\[
\text{Proc}(pc, \text{next}, \text{im, dm, rf, btb, decQ, (ia, nia, pred, inst);itb;decQ, memQ, wbQ})
\]
\[
\text{if} \ inst = \text{Jalr}(v) \text{ or } \text{Jal}(v) \text{ and } \text{pred} = v
\]
\[
\Rightarrow \text{Proc}(v, v + 1, \text{im}, \text{dm, rf, btb', itb, memQ;(ia, ninst), wbQ})
\]
where \( ninst = \text{Reqv}(r31, \text{ia} + 2) \text{ and } btb' = \text{update}(btb) \)
Appendix B

Hardware Generation via Compilation

After some slight formatting changes and scaling down of some elements, $M_{ax}$ was compiled into Verilog. James Hoe is working on this compiler which allows a hardware architect to rapidly create simulatable and synthesizable prototype designs directly from their high-level specifications. Furthermore, the combination of high-level synthesis with reconfigurable technology found in the compiler creates a new engineering trade-off point where an application developer could benefit from a hardware implementation for the same amount of time and effort as software development.

Following the TRS below is the schematic of the hardware.

```
PROC = Proc(PC, RF, IM, DM)
PC = ADDR
RF = Array [RNAME] VAL
IM = Array [ADDR] INST
DM = Array [ADDR] VAL
ADDR = Bit[32]
INST = Loadc(RNAME, VAL) || Loadpc(RNAME) ||
       Op(RNAME, RNAME, RNAME) || Load(RNAME, RNAME)||
       Store(RNAME, RNAME) || Jz(RNAME, RNAME)
RNAME = Reg0 || Reg1 || Reg2 || Reg3
VAL = Bit[32]
```

"Rule 1 - Loadc"
Proc(pc, rf, im, dm)
    where Loadc(r, v) := im[pc]
==> Proc(pc', rf[r := v], im, dm)
    where pc' := pc + 1
"Rule 2 - Loadpc"
Proc(pc, rf, im, dm)
where Loadpc(r) := im[pc]
==>
Proc(pc', rf[r := pc], im, dm)
where pc' := pc + 1

"Rule 3 - Op"
Proc(pc, rf, im, dm)
where Op(r, r1, r2) := im[pc]
==>
Proc(pc', rf[r := v], im, dm)
where v := rf[r1] + rf[r2]
   pc' := pc + 1

"Rule 4 - Load"
Proc(pc, rf, im, dm)
where Load(r, r1) := im[pc]
==>
Proc(pc', rf[r := v], im, dm)
where v := dm[rf[r1]]
   pc' := pc + 1

"Rule 5 - Store"
Proc(pc, rf, im, dm)
where Store(ra, r1) := im[pc]
==>
Proc(pc', rf, im, dm[ad := v])
where ad := rf[ra]
   v := rf[r1]
   pc' := pc + 1

"Rule 6 - Jz taken"
Proc(pc, rf, im, dm)
   if rf[rc] == 0
where Jz(rc, ra) := im[pc]
==>
Proc(pc', rf, im, dm)
where pc' := rf[ra]

"Rule 7 - Jz not taken"
Proc(pc, rf, im, dm)
   if rf[rc] != 0
where Jz(rc, ra) := im[pc]
\[ \Rightarrow \text{Proc}(pc', \text{rf}, \text{im}, \text{dm}) \]

\text{where} \quad pc' := pc + 1
Bibliography


