

# MIT Open Access Articles

# *Positive-bias temperature instability (PBTI) of GaN MOSFETs*

The MIT Faculty has made this article openly available. *[Please](https://libraries.mit.edu/forms/dspace-oa-articles.html) share* how this access benefits you. Your story matters.

**Citation:** Guo, Alex, and Jesus A. del Alamo. "Positive-Bias Temperature Instability (PBTI) of GaN MOSFETs." 2015 IEEE International Reliability Physics Symposium (April 2015).

**As Published:** http://dx.doi.org/10.1109/IRPS.2015.7112770

**Publisher:** Institute of Electrical and Electronics Engineers (IEEE)

**Persistent URL:** <http://hdl.handle.net/1721.1/102322>

**Version:** Author's final manuscript: final author's manuscript post peer review, without publisher's formatting or copy editing

**Terms of use:** Creative Commons [Attribution-Noncommercial-Share](http://creativecommons.org/licenses/by-nc-sa/4.0/) Alike



# Positive-Bias Temperature Instability (PBTI) of GaN MOSFETs

Alex Guo and Jesús A. del Alamo

Microsystems Technology Laboratories, Massachusetts Institute of Technology, 60 Vassar St., Cambridge, MA 02139 USA

*Abstract* **— We have investigated the stability of the gate stack of GaN n-MOSFETs under positive gate stress. Devices with a gate dielectric that consists of pure SiO<sup>2</sup> or a composite SiO2/Al2O<sup>3</sup> bilayer were studied. Our research has targeted the evolution of threshold voltage (VT), subthreshold swing (S) and transconductance (gm) after positive gate voltage stress of different duration at different voltages and temperatures. We have also examined the recovery process after the stress is removed.** We have observed positive  $V_T$  shift ( $\Delta V_T$ ) in both gate **dielectrics under positive gate stress. In devices with a SiO<sup>2</sup> gate oxide, we have found that ∆V<sup>T</sup> is caused by a combination of electron trapping in pre-existing oxide traps and interface trap generation. In devices with a composite SiO2/Al2O<sup>3</sup> gate oxide, on the other hand, ∆V<sup>T</sup> is due to electron trapping in pre-existing oxide traps and generation of near interface oxide traps.** 

#### *Keywords-component; GaN; MOSFETs; BTI; V<sup>T</sup> shift*

### I. INTRODUCTION

GaN power transistors represent a promising alternative to Si devices for power switching applications [1]. Compared to other semiconductor systems, GaN-based materials offer superior characteristics and performance under high-frequency and high-temperature conditions [2-4]. Recently, GaN-high electron mobility transistors with insulated-gate (MIS-HEMTs) have attracted much attention because they offer high current, high breakdown voltage and low gate leakage current, all desirable attributes for power transistors [5-7]. On the other hand, GaN MIS-HEMTs face significant reliability and stability challenges. Among them, instability of the electrical characteristics, in particular  $V_T$ , after prolonged high voltage stress at high temperature is a serious problem [8-11].

The problem of  $V_T$  instability is not unique to GaN transistors. This phenomenon has been intensively studied in Si, SiC and various III-V MOS systems where it is sometimes referred to as bias-temperature instability (BTI) [12-18]. In Si n-channel MOSFETs with high-k gate dielectric, Positive Bias Temperature Instability (PBTI) is known to be caused by electron trapping in pre-existing oxide traps that causes a positive  $V_T$  shift [12, 13]. Negative-bias temperature instability (NBTI) in p-channel MOSFETs is related to interface state generation and hole trapping in the gate dielectric [14]. In SiC MOSFETs, periodic  $V_T$  shifts under alternating positive and negative gate stress have been observed and attributed to electron tunneling in and out of near-interface oxide traps [15]. InGaAs n-MOSFETs with a high-k dielectric also have shown positive  $V_T$  shifts after positive gate stress. This is believed to be due to pre-existing oxide traps and electron trap generation near the oxide/InGaAs interface [16-18].

For GaN MIS-HEMTs, a few studies have reported  $V_T$ shifts due to PBTI [8-10]. However, its origin is not well understood. This is partly due to the complicated nature of the gate stack of a MIS-HEMT which contains several interfaces.

To better understand the mechanisms responsible for  $V_T$ shift under PBTI, a GaN MOSFET structure is desirable because of its single oxide/GaN interface. In [11], the  $V_T$ instability under PBTI in GaN MOSFETs with a SiN gate dielectric was studied. This work revealed the importance of the conduction band discontinuity at the oxide-semiconductor interface. However, the study did not include an evaluation of the changes in the subthreshold swing nor the transconductance of the device. These factors are important in themselves and greatly illuminate the relevant physics that affect the stability of  $V_T$ .

In this work, we examine the dynamics of  $V_T$ , S and  $g_m$  in GaN MOSFET before, during and after stress. This allows us to isolate and identify different mechanisms for  $V_T$  shift. We examine two different gate dielectrics:  $SiO_2$  and a  $SiO_2/Al_2O_3$ composite.

#### II. EXPERIMENTAL

#### *A. Device structure*

The devices studied in this work are sketched in Fig. 1 (not to scale). This is a simple recessed-gate structure with an intrinsic gate stack that consists of either 50 nm of  $SiO<sub>2</sub>$  or 40 nm EOT composite  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  dielectric  $(A<sub>12</sub>O<sub>3</sub>$  next to semiconductor). The devices have channel width/length of 100 µm/1 µm. The standard figures of merit in the saturation regime ( $V_{DS} = 10 \text{ V}$ ) are for SiO<sub>2</sub> devices:  $V_T \sim -1.0 \text{ V}$ , S  $\sim 175$ mV/dec,  $g_{m_{\text{max}}} \sim 20$  mS/mm; for SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> devices: V<sub>T</sub>  $\sim$  -0.7 V, S ~ 170 mV/dec,  $g_{m,max}$  ~ 30 mS/mm.



Figure 1. GaN MOSFET structure studied in this work.

In this study we focus our interest on the stability of the threshold voltage ( $V_T$ , defined at drain current  $I_D = 1 \mu A/mm$ ), the subthreshold swing (S, defined at  $I_D = 0.1 \mu A/mm$ ) and the maximum transconductance  $(g_{m,max})$  in the linear region (defined at  $V_{DS} = 0.1$  V). Virgin devices used in this work exhibit values of  $V_T = 0.06$  V with a standard deviation of 0.096 V, S = 110 mV/dec,  $g_{m,max} = 0.65$  mS/mm for  $SiO<sub>2</sub>$ MOSFETs and  $V_T = 0.16$  V with a standard deviation of 0.06 V, S = 100 mV/dec,  $g_{m,max} = 0.56$  mS/mm for  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$ MOSFETs. Fig. 2 shows the subthreshold and transconductance characteristics at different temperatures of  $SiO<sub>2</sub>$  and  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  transistors in the linear regime (V<sub>DS</sub> = 0.1) V).



Figure 2. Subthreshold and transconductance characteristics of (a)  $SiO<sub>2</sub>$ and (b)  $SiO_2/Al_2O_3$  GaN MOSFETs in the linear regime (V<sub>DS</sub> = 0.1 V) at different temperatures.

#### *B. Experiment flow*

In our studies, we first developed a benign characterization scheme that is used to characterize the devices before, during and after stress experiments. It consists of an I<sub>D</sub>-V<sub>GS</sub> sweep at  $V_{DS} = 0.1$  V that starts at  $V_{GS} = -0.5$  V and stops at  $I_D = 1$  $\mu$ A/mm. From this we extract V<sub>T</sub> and the subthreshold swing (S), as defined above. This method is benign as proven by minor changes in device characteristics after 100 sweeps ( $\Delta V_T$ )  $<$  30 mV,  $\Delta S$  < 20 mV/dec).

In a typical experiment, a device is first "initialized" and then characterized. The device initialization process consists of flushing the device for 5 minutes under microscope light, followed by thermal detrapping (we use a single set of thermal detrapping conditions throughout this work). Initialization typically results in a small change in device characteristics  $(\Delta V_T < 30$  mV). This step helps us create a "stable" and reproducible initial state for the device which we use as a reference for subsequent stress/recovery experiments. After initialization, we characterize the device with a complete I<sub>D</sub>- $V_{GS}$  sweep at  $V_{DS} = 0.1$  V that starts at  $V_{GS} = -0.5$  V and stops at  $V_{GS} = 3$  V. From this sweep we extract the initial  $V_T$ , S and  $g_{\text{m,max}}$ . Next, the thermal detrapping step is repeated. We then re-measure the device with a shorter, benign  $I_D-V_{GS}$  sweep as described in the previous paragraph to confirm that the device characteristics are stable. At this point, the stress experiments can start.

The PBTI stress phase consists of a series of stress segments of increasing length, t<sub>stress</sub>, during which the device is subject to a constant positive gate stress  $(V_{GS, stress})$ , with the source, drain and substrate grounded. V<sub>GS, stress</sub> between 5 and

15 V and t<sub>stress</sub> between 10 and 10,000 seconds have been studied at -40°C, room temperature (RT) and 75°C. Immediately after each stress segment, the evolution of  $V_T$  and S are tracked through repeated I<sub>D</sub>-V<sub>GS</sub> sweeps that are performed for ~1,000 sec. The first reading comes 1 to 2 sec after the stress is stopped. At the end of each stress segment, the device is reinitialized using thermal detrapping and a complete characterization is performed. To confirm that the thermal detrapping is effective and complete, in several cases we have periodically remeasured a stressed and thermally detrapped device after storage at room temperature of various lengths of time. We have not observed any significant additional recovery of  $V_T$  within  $10^7$  s. We then consider the residual ∆VT, ∆S and ∆gm\_max after thermal detrapping permanent. In a typical sequence, the same device is used starting from the lowest  $V_{GS,stress}$  and shortest t<sub>stress</sub>. If permanent damage occurs after a stress step, i.e.,  $V_T$  and S are not restored to their initial values after thermal detrapping, we switch to a new device with well-matched initial characteristics.

In a separate set of experiments, we use a fresh collection of devices to study the behavior of gm,max. We perform similar stress and recovery experiments but immediately after each stress segment we perform a one-time, downward sweep of I<sub>D</sub>- $V_{GS}$  in the linear region (V<sub>DS</sub> = 0.1 V) that starts at  $V_{GS} = 5$  V and stops at  $V_{GS} = -0.5$  V. Because  $V_{GS, stress}$  is at least 5 V, this sweep should not introduce additional damage to the device. Since the maximum transconductance point tends to occur between  $V_{GS}=2.5$  and 4 V, this sweep yields a measurement of  $g_{m,max}$  in the linear regime.

#### III. RESULTS

#### *A. Positive gate stress at room temperature (RT)*

Fig. 3 (a) shows the stress time evolution of  $\Delta V_T$  under positive gate stress for  $SiO<sub>2</sub>$  and  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  GaN MOSFETs at RT. Data points are extracted 1 sec after the stress is stopped. For both dielectrics, we observe positive  $\Delta V_T$  that increases with t<sub>stress</sub> and V<sub>GS,stress</sub>. The composite dielectric generally shows more  $V_T$  shift than the pure  $SiO_2$  gate. The evolution of  $\Delta S$  is shown in Fig. 3 (b). For the SiO<sub>2</sub> devices, we see minimal change in S for  $V_{GS, stress} = 5$  and 10 V, but a clear increase for  $V_{GS, stress} = 15$  V. For the  $SiO_2/Al_2O_3$  device, we see minimal change in S at all V<sub>GS,stress</sub>.

Fig. 4 shows the dynamics of  $V_T$  and S recovery at RT after  $V_{GS, stress} = 5 V$  and 15 V for  $t_{stress} = 10,000 s$ . We observe partial  $ΔV<sub>T</sub>$  recovery and no ΔS recovery

Introducing a final detrapping step following the recovery phase allows us to assess the introduction of permanent damage during the stress phase. The open symbols in Figs. 3 and 4 show final values of  $\Delta V_T$  and  $\Delta S$  after 10,000 sec stress segments followed by thermal detrapping. The devices experience a nearly complete recovery after 5 V stress, but only partial recovery after 15 V stress. Notably, ∆S after 15 V stress did not recover at all in the  $SiO<sub>2</sub>$  MOSFETs. I<sub>D</sub>-V<sub>GS</sub> curves before stress and after stress and thermal detrapping for  $V_{GS\_stress} = 15$  V are shown in Fig. 5.

In general, in all studied devices, we find no significant permanent  $V_T$  shift after  $V_{GS, stress} \le 10$  V, but a permanent component for  $V_{GS, stress} = 15$  V. For the  $SiO_2/Al_2O_3$  devices,

This work is sponsored in part by a United States National Defense Science & Engineering Graduate Fellowship.

we observe no significant permanent S degradation. For  $SiO<sub>2</sub>$ devices, S degrades after 15 V stress and is not recoverable. This also suggests the introduction of permanent damage to these devices.



Figure 3. (a) Stress time evolution of  $\Delta V_T$ , (b) stress time evolution of  $ΔS$ , for SiO<sub>2</sub> vs. SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> GaN MOSFETs stressed at three different voltages at room temperature. Data points are taken 1 sec after the stress. The last set of points (open symbols) are  $\Delta V_T$  and  $\Delta S$  after thermal detrapping following a stress experiment with  $t<sub>stress</sub> = 10,000$  s.



Figure 4. Recovery of  $\Delta V_T$  and  $\Delta S$  after a 10,000 sec stress at RT for  $SiO<sub>2</sub>$  vs.  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  GaN MOSFETs at V<sub>GS, stress</sub> = 5 and 15 V. The last set of points (open symbols) are  $\Delta V_T$  and  $\Delta S$  after thermal detrapping following the recovery phase.

During each stress segment, we also monitor the evolution of the gate current  $(I_G)$ . Fig. 6 shows  $I_G$  as a function of stress time for  $t<sub>stress</sub> = 10,000$  sec experiments. I<sub>G</sub> tends to slightly decrease with stress time. This is consistent with other studies on charge trapping in pre-existing oxide traps. It also indicates that no new trap generation is occurring [19].

Fig. 7 shows the evolution of gm,max degradation  $(\Delta g_{m,max}/g_{m,max0}) \sim 1$  sec after stress (closed symbols) and after subsequent thermal detrapping (open symbols) in a separate set of experiments from those of Figs. 2-6. For both dielectrics, we see higher  $g_{m,max}$  degradation with higher V<sub>GS,stress</sub> and longer t<sub>stress</sub>. At  $V_{GS, stress} = 5 V$ ,  $g_m$  degradation is minimal. After thermal detrapping,  $g_m$  completely recovers in  $SiO<sub>2</sub> MOSFETs$ , and only partially recovers in SiO2/Al2O3 MOSFETs.



Figure 5. Room temperature subthreshold and transconductance characteristics before and after  $\rm V_{GS\_stress}=15~V$  stress followed by thermal detrapping (TD) of (a)  $SiO<sub>2</sub>$  and (b)  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  GaN MOSFETs in the linear regime ( $V_{DS} = 0.1$  V).



Figure 6. Stress time evolution of  $I_G$  for  $SiO_2$  vs.  $SiO_2/Al_2O_3$  GaN MOSFETs stressed at three different voltages at room temperature.



Figure 7. Stress time evolution of  $\Delta g_{m,max}/g_{m,max0}$  for SiO<sub>2</sub> vs. SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> GaN MOSFETs stressed at three different voltages at room temperature. Data points are taken  $\sim$ 1 sec after the stress is stopped. The last set of points (open symbols) are ∆gm,max/gm,max0 after thermal detrapping following a  $t<sub>stress</sub> = 10,000$  s stress experiment.



Figure 8. Stress time evolution of (a)  $\Delta V_T$  and (b)  $\Delta S$  for SiO<sub>2</sub> vs  $SiO_2/Al_2O_3$  GaN MOSFETs at different T.  $V_{GS, stress} = 10$  and 15 V. Data points are taken 1 sec after the stress. The last set of points (open symbols) are  $\Delta V_T$  and  $\Delta S$  after a thermal detrapping step that follows stress experiments with  $t<sub>stress</sub> = 10,000$  s.

# *B. Impact of stress temperature*

We have also studied the role of temperature during electrical stress. Fig. 8 shows  $\Delta V_T$  and  $\Delta S$  for  $V_{GS, stress} = 10$  and 15 V as a function of stress time at different temperatures. The stress and recovery phases take place at the same temperature. For SiO<sub>2</sub>,  $\Delta V_T$  and  $\Delta S$  increase with T, and the increase is more prominent at 75°C. On the other hand, the effect of T is small for  $SiO_2/Al_2O_3$  transistors at  $V_{GS\_stress} = 10$  V, while at  $V_{GS\_stress}$  = 15 V, it becomes more prominent. However, this T dependence is less than in  $SiO<sub>2</sub>$  transistors.

The recovery dynamics of  $V_T$  and S after  $V_{GS, stress} = 10$  V and 15 V at different T are graphed in Fig. 9. The recovery time constants of both  $SiO<sub>2</sub>$  and  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  devices appear rather independent of temperature. The final values of  $\Delta V_T$  and  $\Delta S$  after thermal detrapping for t<sub>stress</sub> = 10,000 sec at various T are marked as open symbols (also summarized in Fig. 8 (open symbols)). Device characterization after thermal detrapping is made at the same temperature as the stress and recovery phases of the experiment.

For V<sub>GS,stress</sub> = 10 V, after thermal detrapping,  $\Delta V_T$  mostly recovers for the  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  transistors at all T. The  $SiO<sub>2</sub>$ transistors recover for  $T \le RT$  and only partially recover for T  $= 75^{\circ}$ C. Also at T = 75°C, S exhibits some permanent damage for  $SiO_2$  transistors. The  $SiO_2/Al_2O_3$  transistors, on the other hand, exhibit minor permanent damage in S.

For  $V_{GS, stress} = 15 V$ , after thermal detrapping,  $\Delta V_T$  partially recovers for all transistors at all T. For the  $SiO<sub>2</sub>$  transistors,



Figure 9. Recovery of (a)  $\Delta V_T$  and (b)  $\Delta S$  after a 10,000 sec stress at  $V_{GS, stress} = 10$  and 15 V for  $SiO<sub>2</sub>$  vs.  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  GaN MOSFETs at -40°C, RT and 75°C. The last set of points (open symbols) are  $\Delta V_T$  and ∆S after subsequent thermal detrapping step.

there is more recovery for  $T \le RT$  than for  $T = 75^{\circ}C$ . Also for  $SiO<sub>2</sub>$  transistors, S exhibits permanent damage at all T, and the permanent damage increases with T. The  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$ transistors again exhibit small permanent S damage. Again, I<sup>G</sup> during stress tends to slightly decrease with stress time (not shown here).

## IV. DISCUSSION

#### *A. Mechanisms responsible for V<sup>T</sup> shift under PBTI*

Our experiments allow us to postulate the mechanisms responsible for PBTI in GaN MOSFETs. Under benign stress  $(V_{GS, stress} \le 10 V, T \le RT)$ , the  $V_T$  shift is consistent with



Figure 10. Final values of (a)  $\Delta V_T$  and (b)  $\Delta S$  after thermal detrapping vs. stress time for  $SiO_2$  vs.  $SiO_2/Al_2O_3$  GaN MOSFETs stressed at three different voltage at room temperature.



Figure 11. Evolution of final values of  $\Delta V_T$  vs.  $\Delta S$  for SiO<sub>2</sub> transistors after  $V_{GS, stress} = 15$  V at different temperatures. All measurements were taken at room temperature after a thermal detrapping step.

electron trapping in pre-existing oxide traps which is characterized by a recoverable  $\Delta V_T$ . We conclude this from Figs. 8(a) and 9(a) that show  $\Delta V_T$  1 sec after different stress times. Within such a short time, little recovery takes place (Fig. 9 shows long recovery time constant). Stress time evolution of  $V_T$  follows a saturating log-time dependence, as observed in other MOS systems [15-17,19]. The slight decrease in  $I_G$  also indicates that no additional traps are generated in the oxide bulk [19].

Under harsher stress ( $V_{GS, stress} = 15$  V), there is an additional permanent  $V_T$  shift for both gate dielectrics. Fig. 10 summarizes the final  $\Delta V_T$  and  $\Delta S$  after thermal detrapping for each stress segment at room temperature. Notably,  $SiO<sub>2</sub>$ exhibits a significant permanent increase in S that suggests the generation of interface states. This is clearer in Fig. 11 that graphs the correlation between the final values of  $\Delta V_T$  and  $\Delta S$ after thermal detrapping following electrical stress at  $V_{GS, stress}$  = 15 V. We see a strong linear correlation between the two. The proportionality constant seems to depend on T. Subthreshold swing degradation under PBTI has also been reported in Al2O3/InGaAs and HfO2/GaAs MOSFETs [18,20]. In our composite oxide samples, the permanent degradation of S is minor and a clear correlation with  $\Delta V_T$  does not emerge.

An additional interesting observation in our work is that the evolution of  $g_{m,max}$  and  $V_T$  also seem correlated. This can be seen in Fig. 12 that graphs  $\Delta g_{m,max}/g_{m,max0}$  as a function of  $\Delta V_T$ after different stress periods for both dielectrics at room temperature. With the exception of long  $t<sub>stress</sub>$  in SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> transistors, we observe a strong linear correlation between



Figure 12. Evolution of  $(\Delta g_{m,\text{max}}/g_{m,\text{max}})$  vs.  $\Delta V_T$  for (a)  $\text{SiO}_2$  and (b) SiO2/Al2O<sup>3</sup> transistors during stress experiments of various durations at room temperature. The open symbols correspond to measurements after a thermal detrapping step following stress experiments with  $t<sub>stress</sub>$  = 10,000 s.

 $\Delta g_{m,\text{max}}/g_{m,\text{max}}$  and  $\Delta V_T$  at all  $V_{GS,\text{stress}}$  for both dielectrics. This suggests that  $\Delta V_T$  mostly originates in charge trapping in the oxide near the oxide/GaN interface or at the interface itself in interface states. Both are known to affect the mobility [17, 22]. For long stress times, trapping further away from the interface eventually takes place producing an additional  $V_T$  shift without a corresponding decrease in  $g_{m,max}$ .

 $\Delta g_{m,max}/g_{m,max0}$  vs.  $\Delta V_T$  after thermal detrapping following stress experiments with  $t<sub>stress</sub>=10,000$  s are also reported in Fig. 12 (open symbols). We see permanent degradation of  $\Delta g_{m,max}/g_{m,max0}$  for the SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> transistors after V<sub>GS,stress</sub> = 15 V, which suggests new trap generation in the oxide near the oxide/GaN interface that causes permanent mobility degradation [17, 23, 24]. Because these trap sites are far from the gate metal, no significant changes are observed in the evolution of  $I_G$ . This oxide trap generation close to the oxide/GaN interface also explains the incomplete recovery after thermal detrapping of  $V_T$  for the  $SiO_2/Al_2O_3$  transistor after  $V_{GS, stress} = 15$  V that is apparent in Figs. 3(a), 8 and 12.

# *B. Model*

The observations that we have made here are largely consistent with similar experiments on Si, SiC and III-V MOSFETs [15-18].  $\Delta V_T$  appears to take place due to two mechanisms. One component,  $\Delta V_{\text{Tox}}$ , arises from electron trapping in the oxide. A second component,  $\Delta V_{\text{Tit}}$ , which correlates to ∆S, originates in interface state generation and population.

We postulate that, to the first order, for  $SiO<sub>2</sub>$  MOSFETs,  $\Delta V_{\text{Ti}t}$  is the permanent portion of  $\Delta V_T$  that is left after thermal detrapping. This hypothesis is supported by the linear dependence that we observe between the permanent portion of  $\Delta V_T$  and of  $\Delta S$  (Fig. 11) which strongly suggests the generation of interface states. Similar observation of interface state generation has been made in Si systems after radiation [25], and also in FinFETs [26] where the [110] Si surface has a much higher Si-H bond density compared to the [100] surface [27]. It is well known that hydrogen used to passivate dangling bonds at the oxide-semiconductor interface can escape leading to the creation of interface states [28]. The remainder of  $\Delta V_T$ for the SiO<sub>2</sub> transistors is  $\Delta V_{\text{Tox}}$ .

For SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> MOSFETs,  $\Delta V_{Tox}$  dominates and the permanent portion of  $\Delta V_T$  is oxide trap generation close to the oxide/GaN interface, as observed in InGaAs n-MOSFETs [17]. The interface state generation in  $SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>$  appears negligible, which is consistent with literature on high-K dielectrics [19].

With this interpretation, we find that  $\Delta V_{Tox}$  in both transistor types follows a classic saturating log-time dependence, as observed in other MOS systems. The model of this power law relationship is described by [19]:

$$
\Delta V_{Tox} = \Delta V_{max} \cdot \left\{ 1 - exp\left( -\left(\frac{t_{stress}}{\tau_0}\right)^{\beta} \right) \right\} \tag{1}
$$

where  $\Delta V_{\text{Tox}}$  is the V<sub>T</sub> shift due to oxide trapping.  $\Delta V_{\text{max}}$  is a function of total trap density and the centroid of the trap-charge distribution in space, β describes the trap energy distribution, and  $\tau_0$  is the time constant of the traps. For the SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> system, an exponent  $\beta = 0.22 \sim 0.25$  and  $\tau_0 = 200$  s gives an excellent fit to the entire data set at all T (Fig. 13). For the  $SiO<sub>2</sub>$ system,  $\beta = 0.25$  and  $\tau_0 = 150$  s provides a reasonable match at all T. The β values extracted here are close to those reported in the literature:  $β = 0.2 ~ 0.32$  [15-18].

For  $V_{GS, stress} = 15 V$  in  $SiO<sub>2</sub> MOSFETs$ , there is an additional component of  $\Delta V_T$  that we attribute to interface state generation ( $\Delta V$ <sub>Tit</sub>) [25]. As we can see in Fig. 11, there is a linear dependence between  $\Delta V_{\text{Tit}}$  and  $\Delta S$  which is precisely what is expected from a simple model [25].

For SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> MOSFETs, there is also a non-recoverable  $\Delta V_T$  component for V<sub>GS,stress</sub> = 15 V. This permeant  $\Delta V_T$  is accompanied by a non-recoverable gm,max degradation as shown in Fig. 7. This indicates permanent mobility degradation. Studies have attributed this to the generation of oxide traps close to the oxide/semiconductor interface [17,22].

# V. CONCLUSIONS

In conclusion, we have studied PBTI of GaN MOSFETs with  $SiO_2$  and  $SiO_2/Al_2O_3$  as gate dielectric. For  $SiO_2$ MOSFETs, a positive  $\Delta V_T$  is caused by a combination of electron trapping in pre-existing oxide traps and interface trap generation. For  $SiO_2/Al_2O_3$  MOSFETs, a positive  $V_T$  shift is



Figure 13. Model vs. experiments of  $\Delta V_{\text{Tox}}$  evolution with stress time, for  $V_{GS, stress} = 5 V$ , 10 V, and 15 V, at different temperature.

due to trapping in the pre-existing oxide traps and oxide trap

generation near the oxide/GaN interface. Permanent damage after harsh stress is induced in both oxide systems but of a different nature. In  $SiO<sub>2</sub>$  transistors, non-recoverable interface state generation takes place. In SiO2/Al2O3 MOSFETs, trap states in the oxide close to the semiconductor interface appear to be created. These findings are consistent with studies on other semiconductor material systems.

#### **REFERENCES**

- [1] T. P. Chow and R. Tyagi, "Wide bandgap compound semiconductors for superior high-voltage unipolar power devices," IEEE TED, vol. 41, pp. 1481–1483, 1994.
- [2] B. J. Baliga, "Power semiconductor device figure of merit for highfrequency applications," IEEE EDL, vol. 10, p. 455, Oct. 1989.
- [3] O. Akutas, Z. F. Fan, S. N. Mohammad, A. E. Botchkarev, and H. Morkoc¸, "High temperature characteristics of AlGaN/GaN modulation doped field effect transistors," APL, vol. 69, pp. 3872–3874, 1996.
- [4] S. Yoshida, J. Li, T. Wada, and H. Takehara, "High-power AlGaN/GaN HFET with a lower on-state resistance and a higher switching time for an inverter circuit," in Proc. 15th ISPSD, pp. 58–61, 2003.
- [5] M. Kanamura, et al., "Enhancement-Mode GaN MIS-HEMTs With n-GaN/i-AlN/n-GaN Triple Cap Layer and High-k Gate Dielectrics," IEEE EDL, pp. 189-191, Mar. 2010.
- [6] T. Kikkawa, et al. "Current Status and Future Prospects of GaN HEMTs for High Power and High Frequency Applications." ECS Transactions 50.3: pp. 323-332. 2013
- [7] U.K. Mishra, et al. "GaN-based RF power devices and amplifiers."Proceedings of the IEEE 96.2: pp. 287-305. 2008
- [8] K. Zhang, et al., "Observation of threshold voltage instabilities in AlGaN/GaN MIS HEMTs," SST, 29 075019, Jul. 2014
- [9] P. Lagger, et al., "Towards understanding the origin of threshold voltage instability of AlGaN/GaN MIS-HEMTs." IEDM, pp.13.1.1-13.1.4, Dec. 2012
- [10] S. Liu, et al., "GaN MIS-HEMTs With Nitrogen Passivation for Power Device Applications," IEEE EDL, pp. 1001-1003, Oct. 2014
- [11] W. Choi, et al. "Impacts of conduction band offset and border traps on V th instability of gate recessed normally-off GaN MIS-HEMTs." ISPSD*,* pp. 370-373, Jun. 2014
- [12] S. Zafar, et al. "A comparative study of NBTI and PBTI (charge trapping) in SiO2/HfO2 stacks with FUSI, TiN, Re gates." VLSI Technology, Digest of Technical Papers. 2006 Symposium on. IEEE, pp.23-25, 2006
- [13] E. Cartier, et al. "Fundamental aspects of HfO 2-based high-k metal gate stack reliability and implications on t inv-scaling." IEDM, pp.18.4.1- 18.4.4, Dec. 2011
- [14] J. H. Stathis, and S. Zafar. "The negative bias temperature instability in MOS devices: A review." Microelectronics Reliability 46.2. pp: 270-286. 2006
- [15] A. Lelis, et al., "Time Dependence of Bias-Stress-Induced SiC MOSFET Threshold-Voltage Instability Measurements," IEEE TED, pp. 1835- 1840, Aug. 2008
- [16] G. Jiao, et al., "Experimental Investigation of Border Trap Generation in InGaAs nMOSFETs With Al2O3 Gate Dielectric Under PBTI Stress," IEEE TED, pp. 1661-1667, Jun. 2012
- [17] S. Deora, et al., "Positive bias instability in gate-first and gate-last InGaAs channel n-MOSFETs," IRPS 2014, pp 3C.5.1-4, Jun. 2014
- [18] J. Franco, et al., "Suitability of high-k gate oxides for III-V devices: a PBTI study in In0.53Ga0.47As devices with Al2O3 ," IRPS 2014, pp 6A.2.1-6, Jun. 2014
- [19] S. Zafar, et al., "Threshold Voltage Instabilities in High- Gate Dielectric Stacks," IEEE TDMR, pp. 45-64, Mar. 2005
- [20] F. Zhu, et al., ""Charge Trapping and Wearout Characteristics of Self-Aligned Enhancement-Mode GaAs n-MOSFET with Si Interface Passivation Layer and HfO2 Gate Oxide," CSICS, IEEE , pp.1-4, Oct. 2008
- [21] T. Nigam, et al. "A fast and simple methodology for lifetime prediction of ultra-thin oxides." IRPS, pp. 381-388, 1999
- [22] Pau, S., "Pauli reliability of 45 nm high-K+ metal-gate process technology." IRPS, pp. 352-357, 2008
- [23] M. Cho, et al. "Positive and negative bias temperature instability on subnanometer EOT high-K MOSFETs." IPRS, pp. XT.13.1 – 13.4, 2010
- [24] G. Jiao, et al. "Positive bias temperature instability degradation of InGaAs n-MOSFETs with Al 2 O 3 gate dielectric." IEDM, pp.27.1.1- 27.1.4, Dec. 2011
- [25] J. R. Schwank, et al., "Physical Mechanisms Contributing to Device Rebound," IEEE TUS, pp. 1434-1438, Dec. 1984
- [26] J.H. Stathis, "Reliability of advanced high-k/metal-gate n-FET devices." Microelectronics Reliability, Vol. 50, Issues 9–11, pp. 1199-1202, Sep. 2010
- [27] S.-Y. Kim, et al. " Negative Bias Temperature Instability of Bulk Fin Field Effect Transistor." Jpn J Appl Phys, vol. 45, pp. 1467–1470, 2006
- [28] S. T. Pantelides, et al. "Hydrogen in MOSFETs A primary agent of reliability issues." Microelectronics Reliability, Vol. 47, Issue 6, pp. 903-911, Jun. 2007