Spatial distribution of structural degradation under high-power stress in AlGaN/GaN high electron mobility transistors

The MIT Faculty has made this article openly available. Please share how this access benefits you. Your story matters.

<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>As Published</td>
<td><a href="http://dx.doi.org/10.1063/1.4707163">http://dx.doi.org/10.1063/1.4707163</a></td>
</tr>
<tr>
<td>Publisher</td>
<td>American Institute of Physics (AIP)</td>
</tr>
<tr>
<td>Version</td>
<td>Final published version</td>
</tr>
<tr>
<td>Citable link</td>
<td><a href="http://hdl.handle.net/1721.1/86121">http://hdl.handle.net/1721.1/86121</a></td>
</tr>
<tr>
<td>Terms of Use</td>
<td>Article is made available in accordance with the publisher’s policy and may be subject to US copyright law. Please refer to the publisher’s site for terms of use.</td>
</tr>
</tbody>
</table>
Spatial distribution of structural degradation under high-power stress in AlGaN/GaN high electron mobility transistors

Libing Li,1 Jungwoo Joh,2 J. A. del Alamo,2 and Carl V. Thompson1

1Department of Materials Science and Engineering, MIT, Cambridge, Massachusetts 02139, USA
2Department of Electrical Engineering and Computer Science, MIT, Cambridge, Massachusetts 02139, USA

(Received 7 February 2012; accepted 6 April 2012; published online 25 April 2012)

The two-dimensional spatial distribution of structural degradation of AlGaN/GaN high electron mobility transistors was investigated under high-power electrical stressing using atomic force and scanning electron microscopy. It was found that pits form on the surface of the GaN cap layer at the edges of the gate fingers in the middle of the device. The average pit area and density increase gradually from the edge to the center of the fingers and are more common along inner fingers than fingers. It was also found that pit formation and growth are thermally activated.

GaN’s high electron mobility, large band gap, and capacity for high temperature operation make it ideal for use in high electron mobility transistors (HEMTs) for high-power and high-frequency applications.1–3 Despite having demonstrated outstanding performance,4,5 the limited electrical reliability of GaN-based HEMTs remains a challenge to their widespread use.6,7 To overcome this, it is essential to understand and identify the physical mechanisms responsible for degradation. While degradation of GaN HEMTs has been studied extensively,8–10 the current understanding of the dominant degradation mechanisms is still limited. Our previous studies identified electrical degradation that was mostly driven by an electric field across the AlGaN barrier. Under high-voltage OFF-state stress, due to the piezoelectric nature of GaN and AlGaN, a very high mechanical stress develops under the drain-edge of the gate, contributing to structural damage to the GaN cap and AlGaN layer.11,12

TEM analysis has revealed the formation of trenches and pits after ON-state and OFF-state stressing of GaN HEMTs.10,13 Atomic force microscopy (AFM) and scanning electron microscopy (SEM) studies of the surface of degraded devices have provided a planar view of these defects.11,14 Temperature has been found to speed up the formation of these defects.15 Understanding structural degradation during high-power stressing is particularly important because of the simultaneous presence of high current, high voltage and high temperature, the latter being a result of device self-heating. A complicating factor is that under high-power stress, the junction temperature can be non-uniform and depend on various factors such as device layout and the details of the epitaxial heterostructure.15,16 Typically, the center of the device is much hotter than its periphery.17 A consequence of this is that the current density is lower at the center. The implications of this on the structural degradation of the devices are unknown. In this paper, we investigate the spatial distribution of electrical and structural degradation of multifinger AlGaN/GaN HEMTs under high-power stressing. This is a regime in which pit formation has not been studied before. Furthermore, we study the two-dimensional distribution of pits on a device-wide scale, something that has not been carried out before in any stress regime. Our study reveals a prominent pattern of structural degradation that correlates well with the modeled temperature distribution. This work strongly suggests that proper attention to device thermal design is essential to achieve long term reliability of GaN HEMTs.

Figure 1 shows the device structure. An AlGaN/GaN heterostructure was grown on a SiC substrate using metal-organic chemical vapor deposition. The heterostructure includes a thin GaN capping layer that protects the AlGaN barrier layer and reduces the chance of oxidation or crack formation caused by:

![Device Structure Diagram](image-url)

**FIG. 1.** Cross section of the device (top). Top-view, optical micrograph of the tested device with four 100 μm wide gate fingers, before etching (bottom).
the inverse piezoelectric effect. The tested device has four 100 μm-wide fingers (Fig. 1, right). Further details of the device structure are given in Ref. 18. Due to the symmetric nature of the device geometry, we have analyzed one half each of one of the inner and outer fingers. Two different devices were studied yielding essentially identical results.

The devices were stressed in the high-power state with drain to source voltage \( V_{DS} = 40 \) V and quiescent drain current \( I_{DQ} = 250 \) mA/mm at a base-plate temperature of 120°C. The stress time was 523 h. The maximum channel temperature under this stress condition was estimated to be around 354°C from thermal simulations. These stress conditions are very harsh and far beyond the designed operational range of this device. They were selected to induce significant device degradation in a short span of time. This pit-related degradation mode has been observed in many devices stressed under a variety of conditions, including different bias conditions and temperatures.11,19 The maximum current was recorded during the test by periodically interrupting the stress as shown in Figure 2.

After the stress test, the SiN passivation layer and surface metal were removed so as to enable characterization of the semiconductor surface underneath the gate metal11 by an AFM-Nanoscope IIIa scanned probe microscope, a Zeiss supra 55vp SEM and an FEI Helios600.

Figure 3 shows that pits formed along the drain-side edge of the inner finger, which is in agreement with our previous OFF-state studies.11 Along the length of the finger, pits were found to be more likely to merge together (Figure 3(b)) near the center than towards the end (Figure 3(a)). The AFM images show that the pits merge and form trenches along the edge of the gate (Figure 3(c)), a typical width and depth of the trench is roughly 50 nm and 8 nm, respectively. The pit distribution along the finger suggests a thermal enhancement of the pit formation process. During electrical stressing, the temperature at the center is expected to be higher than in the periphery. Mechanical stress20 and the high electric field at the drain side near the gate edge probably also play roles in driving the formation and growth of these pits. In the presence of an electric field, the pits grow through a process involving thermally activated atomic diffusion, so that elevated temperatures in the center of the device accelerate the rate of physical degradation.

The average cross-sectional pit area and pit linear density along the inner and outer fingers, as observed using AFM, are plotted in Figure 4. The average pit area was evaluated along a 10 μm segment of the gate finger. The pit density was defined as the fraction of the gate edge occupied by pits that were deeper than 7.5 nm in each 10 μm long segment. The largest cross-sectional area of a single merged pit, as observed by AFM, was about 1700 nm² (not shown on the figure). It should be noted that the defects present at the surface before stressing do not contribute to the measured pit area or density, due to their low depth and areal density. As Figure 4 shows, both the area and density of stress-induced pits markedly decrease from the center to the edge of the gate fingers and from the inner to the outer finger.
The inset of Figure 5 shows simulated thermal profiles of the device under stress conditions. These simulations were carried out using the ANSYS thermal analysis system (TAS), as described in Ref. 21. The lowest temperature of the inner finger was very close to the highest temperature of the outer finger. This is due to better heat dissipation in these locations. Correlation of the data of Figure 4 and the simulated temperature profiles supports the conclusion that the formation process is accelerated at higher temperatures.

Figure 5 shows the pit area to the 3/2 power versus the calculated temperature, in the form of an Arrhenius plot. If the pits are assumed to all have the same shape (e.g., right circular cones with fixed ratios of the radius to depth), $A_{pit}^{3/2}$ scales with the pit volume. If the rate limiting mechanism for growth of the pits is field-induced diffusion away from the gate edges, the steady state flux away from the pit will scale with the diffusivity, and therefore with $\exp(-Q/(kT))$, where $Q$ is the activation energy for the rate-limiting diffusive process. The volume will also decrease at a constant rate, so that the data in Figure 5 should fall on a straight line. The reasonable fit of the data to this model supports the models underlying assumptions. The calculated activation energy in Figure 5, 0.32 eV, corresponds to the activation energy for the diffusive process involved. This is a reasonable value for surface diffusion.

The observations discussed above confirm that the physical damage is accelerated at high temperatures caused by self-heating, and that the location of damage and heating vary in a correlated way. The larger degradation seen at the center suggests that structural degradation is not driven by current or hot carrier effects because the current density and hot electron density at the center should be lower than at the periphery due to the higher channel temperature. This is consistent with separate experiments on similar devices previously tested in our lab.6

We have investigated the two-dimensional spatial distribution of structural damage caused by high-power electrical stressing of AlGaN/GaN HEMTs using AFM and SEM. It was found that pits and trenches formed along the drain side edge of the gate due to the high electric field and heating. The pit distribution is highly non-uniform along the finger length and depends on the finger location. The center of the middle gate finger is more degraded than the periphery and the inner finger shows more degradation than the outer finger. The distribution of pits correlates well with two-dimensional estimations of device junction temperature at the stress bias point suggesting that the degradation is thermally activated. Our work suggests that proper thermal design is essential to achieving long lifetimes in GaN HEMTs.

This work was funded by a DARPA program under ARL Contract #W911QX-05-C-0087 and by a DRIFT MURI program under ONR Grant #N00014-08-1-0655. We thank TriQuint Semiconductor for providing the HEMT devices and electrical stress measurements.