dc.contributor.advisor | Jonathan H. Raymond and Donald E. Troxel. | en_US |
dc.contributor.author | Maurer, Jennifer (Jennifer Robin), 1979- | en_US |
dc.contributor.other | Massachusetts Institute of Technology. Dept. of Electrical Engineering and Computer Science. | en_US |
dc.date.accessioned | 2006-03-24T16:20:19Z | |
dc.date.available | 2006-03-24T16:20:19Z | |
dc.date.copyright | 2003 | en_US |
dc.date.issued | 2003 | en_US |
dc.identifier.uri | http://hdl.handle.net/1721.1/29732 | |
dc.description | Thesis (M.Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 2003. | en_US |
dc.description | Includes bibliographical references (leaves 97-98). | en_US |
dc.description.abstract | This project implements a hardware solution to the Advanced Encryption Standard (AES) algorithm and interfaces to IBM's CoreConnect Bus Architecture. The project is IBM SoftCore compliant, is synthesized to the .18 micron CMOS double-well technology, runs at 133 MHz, and is approximately 706K for the 16x128 bit buffer implementation and 874K gates for the 32x128 bit buffer implementation. Data can be encrypted and decrypted at a throughput of 1Gbps. The work described in the paper was completed as a part of MIT's VI-A program in the ASIC Digital Cores III group of the Microelectronics Division at IBM. | en_US |
dc.description.statementofresponsibility | by Jennifer Maurer. | en_US |
dc.format.extent | 98 leaves | en_US |
dc.format.extent | 3092988 bytes | |
dc.format.extent | 3092797 bytes | |
dc.format.mimetype | application/pdf | |
dc.format.mimetype | application/pdf | |
dc.language.iso | eng | en_US |
dc.publisher | Massachusetts Institute of Technology | en_US |
dc.rights | M.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission. | en_US |
dc.rights.uri | http://dspace.mit.edu/handle/1721.1/7582 | |
dc.subject | Electrical Engineering and Computer Science. | en_US |
dc.title | Hardware implementation of the Advanced Encryption Standard | en_US |
dc.title.alternative | Hardware implementation of the AES | en_US |
dc.type | Thesis | en_US |
dc.description.degree | M.Eng. | en_US |
dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | |
dc.identifier.oclc | 54040069 | en_US |