Show simple item record

dc.contributor.advisorThomas F. Knight.en_US
dc.contributor.authorSakamaki, Charles E. (Charles Euriku)en_US
dc.date.accessioned2008-01-10T16:08:13Z
dc.date.available2008-01-10T16:08:13Z
dc.date.copyright1991en_US
dc.date.issued1991en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/39961
dc.descriptionThesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 1991.en_US
dc.descriptionIncludes bibliographical references (p. 165-167).en_US
dc.description.statementofresponsibilityby Charles E. Sakamaki.en_US
dc.format.extent167 p.en_US
dc.language.isoengen_US
dc.publisherMassachusetts Institute of Technologyen_US
dc.rightsM.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission.en_US
dc.rights.urihttp://dspace.mit.edu/handle/1721.1/7582
dc.subjectElectrical Engineering and Computer Scienceen_US
dc.titleThe design and construction of a data path chip set for a fault tolerant parallel processoren_US
dc.typeThesisen_US
dc.description.degreeM.S.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Science
dc.identifier.oclc25055531en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record