dc.contributor.advisor | Thomas F. Knight. | en_US |
dc.contributor.author | Sakamaki, Charles E. (Charles Euriku) | en_US |
dc.date.accessioned | 2008-01-10T16:08:13Z | |
dc.date.available | 2008-01-10T16:08:13Z | |
dc.date.copyright | 1991 | en_US |
dc.date.issued | 1991 | en_US |
dc.identifier.uri | http://hdl.handle.net/1721.1/39961 | |
dc.description | Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 1991. | en_US |
dc.description | Includes bibliographical references (p. 165-167). | en_US |
dc.description.statementofresponsibility | by Charles E. Sakamaki. | en_US |
dc.format.extent | 167 p. | en_US |
dc.language.iso | eng | en_US |
dc.publisher | Massachusetts Institute of Technology | en_US |
dc.rights | M.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission. | en_US |
dc.rights.uri | http://dspace.mit.edu/handle/1721.1/7582 | |
dc.subject | Electrical Engineering and Computer Science | en_US |
dc.title | The design and construction of a data path chip set for a fault tolerant parallel processor | en_US |
dc.type | Thesis | en_US |
dc.description.degree | M.S. | en_US |
dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | |
dc.identifier.oclc | 25055531 | en_US |