Show simple item record

dc.contributor.advisorStephen C. Graves.en_US
dc.contributor.authorBhadauria, Anubha Singhen_US
dc.contributor.otherMassachusetts Institute of Technology. Department of Mechanical Engineering.en_US
dc.date.accessioned2015-02-05T18:28:03Z
dc.date.available2015-02-05T18:28:03Z
dc.date.copyright2014en_US
dc.date.issued2014en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/93841
dc.descriptionThesis: M. Eng. in Manufacturing, Massachusetts Institute of Technology, Department of Mechanical Engineering, 2014.en_US
dc.descriptionCataloged from PDF version of thesis.en_US
dc.descriptionIncludes bibliographical references (page 63).en_US
dc.description.abstractProcesses at a semiconductor equipment manufacturing facility were studied with the goal to reduce the production lead time. Based on the principles of lean manufacturing, DMAIC methodology was used to guide the process. Value Stream Mapping (VSM) of the whole process was done to determine that the Universal End Station (UES) was the module with the longest lead time. This work focuses on the optimization of the testing process on the UES. Time studies were conducted for the assembly and test of the UES module and analysis of results revealed a testing process that is serial and thus of a very long duration. Further investigations revealed that some of the processes required the test technician to do manual calibrations and measurements which resulted in long test times. Based on the interviews with involved personnel, historical data analysis and the research carried out, specific tests were recommended for automated testing and parallel testing. A decision tree was developed to help aid in the selection of the suitable candidates for automation while a dependency network diagram was developed to aid in selection of candidates for parallel testing. It is projected that these recommendations will reduce the Testing lead time of UES by 8.4% and labor hours by 16.3%. Keywords: Lean manufacturing, semiconductor, optimization, bottle neck, lead time, DMAIC, Value Stream Mapping, Time study, Root cause analysis.en_US
dc.description.statementofresponsibilityby Anubha Singh Bhadauria.en_US
dc.format.extent63 pagesen_US
dc.language.isoengen_US
dc.publisherMassachusetts Institute of Technologyen_US
dc.rightsM.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission.en_US
dc.rights.urihttp://dspace.mit.edu/handle/1721.1/7582en_US
dc.subjectMechanical Engineering.en_US
dc.titleProduction lead time reduction in a semiconductor capital equipment manufacturing plant through optimized testing protocolsen_US
dc.typeThesisen_US
dc.description.degreeM. Eng. in Manufacturingen_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Mechanical Engineering
dc.identifier.oclc900968103en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record