Show simple item record

dc.contributor.advisorLionel C. Kimerling.en_US
dc.contributor.authorXu, Zhoujiaen_US
dc.contributor.otherMassachusetts Institute of Technology. Dept. of Materials Science and Engineering.en_US
dc.date.accessioned2009-04-29T17:35:17Z
dc.date.available2009-04-29T17:35:17Z
dc.date.copyright2008en_US
dc.date.issued2008en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/45394
dc.descriptionThesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Materials Science and Engineering, 2008.en_US
dc.descriptionIncludes bibliographical references (leaf 54).en_US
dc.description.abstractTwenty - first opportunities for Gigascale Integration will be governed in part by a hierarchy of physical limits on interconnect. Microprocessor performance is now limited by the poor delay and bandwidth performance of the on - chip global wiring layer. This thesis is envisioned as a critical showstopper of electronic industry in the near future. The physical reason behind the interconnect bottleneck is the resistive nature of metals. The introduction of copper in place of aluminum has temporarily improved the interconnect performance, but a more disruptive solution will be required in order to keep the current pace of progress, optical interconnect is an intriguing alternative to metallic wires. Many - core microprocessors will push performance per chip from the 10 gigaflop to the 10 teraflop range in the coming decade. Pin limitations, the energy cost of electrical signaling, and the non - scalability of chip - length global wires are significant bandwidth impediments. Silicon nanophotonic based many core architecture are introduced in order to meet the bandwidth requirements at acceptable power levels.en_US
dc.description.statementofresponsibilityby Zhoujia Xu.en_US
dc.format.extent54 leavesen_US
dc.language.isoengen_US
dc.publisherMassachusetts Institute of Technologyen_US
dc.rightsM.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission.en_US
dc.rights.urihttp://dspace.mit.edu/handle/1721.1/7582en_US
dc.subjectMaterials Science and Engineering.en_US
dc.titleMigration from electronics to photonics in multicore processoren_US
dc.typeThesisen_US
dc.description.degreeM.Eng.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Materials Science and Engineering
dc.identifier.oclc317404306en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record