MIT Libraries logoDSpace@MIT

MIT
View Item 
  • DSpace@MIT Home
  • MIT Libraries
  • MIT Theses
  • Graduate Theses
  • View Item
  • DSpace@MIT Home
  • MIT Libraries
  • MIT Theses
  • Graduate Theses
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Developing Highly Accelerated Life Test (HALT) method to improve product robustness and shorten development cycle

Author(s)
Chang, Chun-Ming, M. Eng. Massachusetts Institute of Technology
Thumbnail
DownloadFull printable version (30.01Mb)
Other Contributors
Massachusetts Institute of Technology. Department of Mechanical Engineering.
Advisor
David E. Hardt.
Terms of use
MIT theses are protected by copyright. They may be viewed, downloaded, or printed from this source but further reproduction or distribution in any format is prohibited without written permission. http://dspace.mit.edu/handle/1721.1/7582
Metadata
Show full item record
Abstract
Highly Accelerated Life Testing (HALT) is often used to identify the latent defects for the printed circuit boards (PCBs) during the early stage of the product development process. The inconsistency in executing HALT may not reveal the maximum amount of design weaknesses or intermittent failures, which would eventually lead to the premature product failure in the field and incur additional warranty expenses. The scope of this project has focused on establishing the standardized operating procedure (SOP) for Highly Accelerated Life Testing (HALT) using the DMAIC methodology for the electronic components such as printed circuit boards (PCBs) to help identify these latent issues in advance and increase product robustness. In addition to applying statistical tools to optimize several key process parameters such as soaking time and ramp rate, the related failure analysis and corrective actions were also demonstrated in this thesis. In summary, three major results are shown: first, following the DMAIC guideline, the standard operating procedure (SOP) of HALT was established and applicable to all types of printed circuit boards. Secondly, it was shown that the top three failure modes identified in HALT were almost identical to that of the field returns'. Last but not least, the relationship between the operating margins and the warranty replacement rate was also established. Although more data points are required to further consolidate the model, the current result has indicated that there is a declining trend of the warranty replacement rate for every increment of the temperature operating margins. Such mathematical relationship was then used in the economic model to justify the business benefit of HALT.
Description
Thesis: M. Eng. in Advanced Manufacturing and Design, Massachusetts Institute of Technology, Department of Mechanical Engineering, 2016.
 
This electronic version was submitted by the student author. The certified thesis is available in the Institute Archives and Special Collections.
 
Cataloged from student-submitted PDF version of thesis.
 
Includes bibliographical references (pages 80-81).
 
Date issued
2016
URI
http://hdl.handle.net/1721.1/106687
Department
Massachusetts Institute of Technology. Department of Mechanical Engineering
Publisher
Massachusetts Institute of Technology
Keywords
Mechanical Engineering.

Collections
  • Graduate Theses

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

Login

Statistics

OA StatisticsStatistics by CountryStatistics by Department
MIT Libraries
PrivacyPermissionsAccessibilityContact us
MIT
Content created by the MIT Libraries, CC BY-NC unless otherwise noted. Notify us about copyright concerns.