Show simple item record

dc.contributor.advisorJudy L. Hoyt.en_US
dc.contributor.authorNí Chléirigh, Cáiten_US
dc.contributor.otherMassachusetts Institute of Technology. Dept. of Electrical Engineering and Computer Science.en_US
dc.date.accessioned2008-09-03T15:01:58Z
dc.date.available2008-09-03T15:01:58Z
dc.date.copyright2007en_US
dc.date.issued2007en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/42236
dc.descriptionThesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 2007.en_US
dc.descriptionIncludes bibliographical references (p. 163-173).en_US
dc.description.abstractConventional Si CMOS intrinsic device performance has improved by 17% per year over the last 30 years through scaling of the gate length of the MOSFET along with process innovations such as the super-steep retrograde channel doping and ultra shallow source-drain junctions. In order to continue performance scaling with gate length for the 90 nm node and beyond (physical gate length 45 nm) an increase in the carrier mobility through the introduction of strain to the Si channel was required. To continue this scaling down to gate lengths of 10 nm new channel materials with superior mobility will be required. Superior hole mobility (up to 10X enhancement over bulk Si channels) and compatibility with mainstream Si processing technology make compressively strained SiGe an attractive channel material for sub 45 nm p-MOSFETs. This research investigates strained SiGe as a suitable channel material for p-MOSFETs using SiGe grown pseudomorphically on both relaxed SiGe and bulk Si substrates. Some of the fundamental and technological challenges that must be faced in order to incorporate SiGe channel materials are addressed, including the impact of heterostructure composition and SiGe channel thickness on mobility and MOSFET off-state leakage, as well as critical thickness and thermal budget constraints. In particular, the impact of the strained channel thickness on mobility is analyzed in detail. This work provides a detailed analysis of the design space for the SiGe heterostructure required to evaluate the trade off's between mobility enhancement, subthreshold characteristics and ease of integration with conventional CMOS processing in order to determine the optimum device structure.en_US
dc.description.statementofresponsibilityby Cáit Ní Chléirigh.en_US
dc.format.extent173 p.en_US
dc.language.isoengen_US
dc.publisherMassachusetts Institute of Technologyen_US
dc.rightsM.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission.en_US
dc.rights.urihttp://dspace.mit.edu/handle/1721.1/7582en_US
dc.subjectElectrical Engineering and Computer Science.en_US
dc.titleStrained SiGe-channel p-MOSFETs : impact of heterostructure design and process technologyen_US
dc.typeThesisen_US
dc.description.degreePh.D.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Science
dc.identifier.oclc231622422en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record