Show simple item record

dc.contributor.advisorHae-Seung Lee.en_US
dc.contributor.authorChow, Albert C. (Albert Chin-Hoa), 1977-en_US
dc.contributor.otherMassachusetts Institute of Technology. Dept. of Electrical Engineering and Computer Science.en_US
dc.date.accessioned2011-05-23T18:11:43Z
dc.date.available2011-05-23T18:11:43Z
dc.date.copyright2011en_US
dc.date.issued2011en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/63064
dc.descriptionThesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 2011.en_US
dc.descriptionCataloged from PDF version of thesis.en_US
dc.descriptionIncludes bibliographical references (p. 195-198).en_US
dc.description.abstractCMOS technology scaling has further reduced the output voltage swing and device gain, making it increasingly difficult to realize high-speed, high-gain op-amps with a stable feedback loop. The switched capacitor multiplier circuit in pipelined ADC is one application which has been hindered by op-amp limitations. Zero Crossing Based (ZCB) switched-capacitor topologies have been proposed as an alternative to op-amp based circuits because ZCB circuits do not suffer from the same CMOS scaling issues. This research applies ZCB techniques to Time Interleaved ADCs (TIADC). Mismatch between the individual ADCs, or channels, that make up the TIADC degrade its accuracy and is a fundamental design challenge. This research addresses the mismatch issue by investigating new circuit techniques to reduce offset error and timing skew. A new method to analyze noise in ZCB topologies is also presented. These methods were used to design a 2GS/S 8-bit time-interleaved, pipelined ZCB ADC. Although applied to ZCB ADCs, the timing skew correction topology and noise analysis method are applicable to other ADC topologies.en_US
dc.description.statementofresponsibilityby Albert C. Chow.en_US
dc.format.extent198 p.en_US
dc.language.isoengen_US
dc.publisherMassachusetts Institute of Technologyen_US
dc.rightsM.I.T. theses are protected by copyright. They may be viewed from this source for any purpose, but reproduction or distribution in any format is prohibited without written permission. See provided URL for inquiries about permission.en_US
dc.rights.urihttp://dspace.mit.edu/handle/1721.1/7582en_US
dc.subjectElectrical Engineering and Computer Science.en_US
dc.titleA time-interleaved Zero-Crossing-Based analog-to-digital converteren_US
dc.title.alternativeTime-interleaved ZCB analog-to-digital converteren_US
dc.typeThesisen_US
dc.description.degreePh.D.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Science
dc.identifier.oclc725597567en_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record