dc.contributor.author | Tikekar, Mehul | |
dc.contributor.author | Huang, Chao-Tsung | |
dc.contributor.author | Sze, Vivienne | |
dc.contributor.author | Juvekar, Chiraag Shashikant | |
dc.contributor.author | Chandrakasan, Anantha P. | |
dc.date.accessioned | 2015-12-16T16:47:01Z | |
dc.date.available | 2015-12-16T16:47:01Z | |
dc.date.issued | 2014 | |
dc.identifier.isbn | 978-3-319-06894-7 | |
dc.identifier.isbn | 978-3-319-06895-4 | |
dc.identifier.issn | 1558-9412 | |
dc.identifier.uri | http://hdl.handle.net/1721.1/100391 | |
dc.description.abstract | This chapter provides an overview of the design challenges faced in the implementation of hardware HEVC decoders. These challenges can be attributed to the larger and diverse coding block sizes and transform sizes, the larger interpolation filter for motion compensation, the increased number of steps in intra prediction and the introduction of a new in-loop filter. Several solutions to address these implementation challenges are discussed. As a reference, results for an HEVC decoder test chip are also presented. | en_US |
dc.description.sponsorship | Texas Instruments Incorporated | en_US |
dc.language.iso | en_US | |
dc.publisher | Springer-Verlag | en_US |
dc.relation.isversionof | http://dx.doi.org/10.1007/978-3-319-06895-4_10 | en_US |
dc.rights | Creative Commons Attribution-Noncommercial-Share Alike | en_US |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/4.0/ | en_US |
dc.source | Sze | en_US |
dc.title | Decoder Hardware Architecture for HEVC | en_US |
dc.type | Article | en_US |
dc.identifier.citation | Tikekar, Mehul, Chao-Tsung Huang, Chiraag Juvekar, Vivienne Sze, and Anantha Chandrakasan. “Decoder Hardware Architecture for HEVC.” High Efficiency Video Coding (HEVC) (2014): 303–341. | en_US |
dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | en_US |
dc.contributor.approver | Sze, Vivienne | en_US |
dc.contributor.mitauthor | Tikekar, Mehul | en_US |
dc.contributor.mitauthor | Sze, Vivienne | en_US |
dc.contributor.mitauthor | Juvekar, Chiraag Shashikant | en_US |
dc.contributor.mitauthor | Chandrakasan, Anantha P. | en_US |
dc.relation.journal | High Efficiency Video Coding (HEVC) | en_US |
dc.eprint.version | Author's final manuscript | en_US |
dc.type.uri | http://purl.org/eprint/type/BookItem | en_US |
eprint.status | http://purl.org/eprint/status/NonPeerReviewed | en_US |
dspace.orderedauthors | Tikekar, Mehul; Huang, Chao-Tsung; Juvekar, Chiraag; Sze, Vivienne; Chandrakasan, Anantha | en_US |
dc.identifier.orcid | https://orcid.org/0000-0002-8725-9669 | |
dc.identifier.orcid | https://orcid.org/0000-0002-5977-2748 | |
dc.identifier.orcid | https://orcid.org/0000-0003-4841-3990 | |
dc.identifier.orcid | https://orcid.org/0000-0003-1872-1976 | |
mit.license | OPEN_ACCESS_POLICY | en_US |
mit.metadata.status | Complete | |