dc.contributor.author | Fleming, Kermin Elliott | |
dc.contributor.author | Pellauer, Michael | |
dc.contributor.author | Arvind, Arvind | |
dc.contributor.author | Emer, Joel S | |
dc.date.accessioned | 2019-06-28T13:27:36Z | |
dc.date.available | 2019-06-28T13:27:36Z | |
dc.date.issued | 2012-02 | |
dc.identifier.isbn | 978-1-4503-1155-7 | |
dc.identifier.uri | https://hdl.handle.net/1721.1/121446 | |
dc.description.abstract | Traditionally, hardware designs partitioned across multiple FPGAs have had low performance due to the inefficiency of maintaining cycle-by-cycle timing among discrete FPGAs. In this paper, we present a mechanism by which complex designs may be efficiently and automatically partitioned among multiple FPGAs using explicitly programmed latency-insensitive links. We describe the automatic synthesis of an area efficient, high performance network for routing these inter-FPGA links. By mapping a diverse set of large research prototypes onto a multiple FPGA platform, we demonstrate that our tool obtains significant gains in design feasibility, compilation time, and even wall-clock performance. | en_US |
dc.description.sponsorship | Intel Corporation. Graduate Fellowship | en_US |
dc.language.iso | en | |
dc.publisher | Association for Computing Machinery (ACM) | en_US |
dc.relation.isversionof | 10.1145/2145694.2145725 | en_US |
dc.rights | Creative Commons Attribution-Noncommercial-Share Alike | en_US |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/4.0/ | en_US |
dc.source | MIT web domain | en_US |
dc.title | Leveraging latency-insensitivity to ease multiple FPGA design | en_US |
dc.type | Article | en_US |
dc.identifier.citation | Fleming, Kermin, Michael Adler, Michael Pellauer, Angshuman Parashar, Arvind and Joel Emer. "Leveraging latency-insensitivity to ease multiple FPGA design." In Proceeding FPGA '12 Proceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arrays, Monterey, California, USA, February 22-24, 2012, pages 175-184. | en_US |
dc.contributor.department | Massachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratory | en_US |
dc.relation.journal | Proceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arrays | en_US |
dc.eprint.version | Author's final manuscript | en_US |
dc.type.uri | http://purl.org/eprint/type/ConferencePaper | en_US |
eprint.status | http://purl.org/eprint/status/NonPeerReviewed | en_US |
dc.date.updated | 2019-06-27T16:51:16Z | |
dspace.date.submission | 2019-06-27T16:51:17Z | |