Show simple item record

dc.contributor.authorFleming, Kermin Elliott
dc.contributor.authorPellauer, Michael
dc.contributor.authorArvind, Arvind
dc.contributor.authorEmer, Joel S
dc.date.accessioned2019-06-28T13:27:36Z
dc.date.available2019-06-28T13:27:36Z
dc.date.issued2012-02
dc.identifier.isbn978-1-4503-1155-7
dc.identifier.urihttps://hdl.handle.net/1721.1/121446
dc.description.abstractTraditionally, hardware designs partitioned across multiple FPGAs have had low performance due to the inefficiency of maintaining cycle-by-cycle timing among discrete FPGAs. In this paper, we present a mechanism by which complex designs may be efficiently and automatically partitioned among multiple FPGAs using explicitly programmed latency-insensitive links. We describe the automatic synthesis of an area efficient, high performance network for routing these inter-FPGA links. By mapping a diverse set of large research prototypes onto a multiple FPGA platform, we demonstrate that our tool obtains significant gains in design feasibility, compilation time, and even wall-clock performance.en_US
dc.description.sponsorshipIntel Corporation. Graduate Fellowshipen_US
dc.language.isoen
dc.publisherAssociation for Computing Machinery (ACM)en_US
dc.relation.isversionof10.1145/2145694.2145725en_US
dc.rightsCreative Commons Attribution-Noncommercial-Share Alikeen_US
dc.rights.urihttp://creativecommons.org/licenses/by-nc-sa/4.0/en_US
dc.sourceMIT web domainen_US
dc.titleLeveraging latency-insensitivity to ease multiple FPGA designen_US
dc.typeArticleen_US
dc.identifier.citationFleming, Kermin, Michael Adler, Michael Pellauer, Angshuman Parashar, Arvind and Joel Emer. "Leveraging latency-insensitivity to ease multiple FPGA design." In Proceeding FPGA '12 Proceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arrays, Monterey, California, USA, February 22-24, 2012, pages 175-184.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratoryen_US
dc.relation.journalProceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arraysen_US
dc.eprint.versionAuthor's final manuscripten_US
dc.type.urihttp://purl.org/eprint/type/ConferencePaperen_US
eprint.statushttp://purl.org/eprint/status/NonPeerRevieweden_US
dc.date.updated2019-06-27T16:51:16Z
dspace.date.submission2019-06-27T16:51:17Z


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record