Show simple item record

dc.contributor.advisorArvinden_US
dc.contributor.authorYounis, Saed G.en_US
dc.date.accessioned2023-03-29T15:13:38Z
dc.date.available2023-03-29T15:13:38Z
dc.date.issued1986-06
dc.identifier.urihttps://hdl.handle.net/1721.1/149634
dc.description.abstractConsisting of 32 high-speed processors, the multiple processor emulation facility communicates data between its processors through the use of synchronous, high-bandwidth packet switches residing on the ports of every processor. Because of the synchronous nature of these packet switches, there was a need to design a clock distribution system that can distribute a clock signal to the 32 ports with as little clock skew as possible.en_US
dc.relation.ispartofseriesMIT-LCS-TR-366
dc.titleThe Clock Distribution Systems of the Multiprocessor Emulation Facilityen_US
dc.identifier.oclc16963238


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record