The Clock Distribution Systems of the Multiprocessor Emulation Facility
dc.contributor.advisor | Arvind | en_US |
dc.contributor.author | Younis, Saed G. | en_US |
dc.date.accessioned | 2023-03-29T15:13:38Z | |
dc.date.available | 2023-03-29T15:13:38Z | |
dc.date.issued | 1986-06 | |
dc.identifier.uri | https://hdl.handle.net/1721.1/149634 | |
dc.description.abstract | Consisting of 32 high-speed processors, the multiple processor emulation facility communicates data between its processors through the use of synchronous, high-bandwidth packet switches residing on the ports of every processor. Because of the synchronous nature of these packet switches, there was a need to design a clock distribution system that can distribute a clock signal to the 32 ports with as little clock skew as possible. | en_US |
dc.relation.ispartofseries | MIT-LCS-TR-366 | |
dc.title | The Clock Distribution Systems of the Multiprocessor Emulation Facility | en_US |
dc.identifier.oclc | 16963238 |