High-level synthesis of pipelined circuits from modular queue-based specifications
Author(s)
Marinescu, MC; Rinard, M
DownloadPublished version (278.5Kb)
Publisher Policy
Publisher Policy
Article is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.
Terms of use
Metadata
Show full item recordAbstract
This paper describes a novel approach to high-level synthesis of complex pipelined circuits, including pipelined circuits with feedback. This approach combines a high-level, modular specification language with an efficient implementation. In our system, the designer specifies the circuit as a set of independent modules connected by conceptually unbounded queues. Our synthesis algorithm automatically transforms this modular, asynchronous specification into a tightly coupled, fully synchronous implementation in synthesizable Verilog.
Date issued
2001-01-01Department
Massachusetts Institute of Technology. Computer Science and Artificial Intelligence LaboratoryJournal
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Citation
Marinescu, MC and Rinard, M. 2001. "High-level synthesis of pipelined circuits from modular queue-based specifications." IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, E84-A (11).
Version: Author's final manuscript