dc.contributor.author | Perrott, Michael H. | |
dc.contributor.author | Johnson, Kerwin | |
dc.contributor.author | Hsu, Chun-Ming | |
dc.contributor.author | Helal, Belal M. | |
dc.date.accessioned | 2010-03-15T20:47:27Z | |
dc.date.available | 2010-03-15T20:47:27Z | |
dc.date.issued | 2009-05 | |
dc.date.submitted | 2008-12 | |
dc.identifier.issn | 0018-9200 | |
dc.identifier.uri | http://hdl.handle.net/1721.1/52605 | |
dc.description.abstract | This paper introduces a pulse injection-locked oscillator (PILO) that provides low jitter clock multiplication of a clean input reference clock. A mostly-digital feedback circuit provides continuous tuning of the oscillator such that its natural frequency is locked to the injected frequency. The proposed system is demonstrated with a prototype consisting of a custom 0.13 mum integrated circuit with active area of 0.4 mm[superscript 2] and core power of 28.6 mW, along with an FPGA, a discrete DAC and a simple RC filter. Using a low jitter 50 MHz reference input, the PILO prototype generates a 3.2 GHz output with integrated phase noise, reference spur, and estimated deterministic jitter of 130 fs (rms), -63.9 dBc, and 200 fs (peak-to-peak), respectively. | en |
dc.description.sponsorship | National Science Foundation (Grant 0238166) | en |
dc.description.sponsorship | Massachusetts Institute of Technology. Center for Integrated Circuits and Systems | en |
dc.language.iso | en_US | |
dc.publisher | Institute of Electrical and Electronics Engineers | en |
dc.relation.isversionof | http://dx.doi.org/10.1109/JSSC.2009.2015816 | en |
dc.rights | Article is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use. | en |
dc.source | IEEE | en |
dc.subject | time to digital converter | en |
dc.subject | reference spur | en |
dc.subject | pulse | en |
dc.subject | phase locked loop | en |
dc.subject | integer-N | en |
dc.subject | injection locked oscillator | en |
dc.subject | gated ring oscillator | en |
dc.subject | deterministic jitter | en |
dc.subject | correlation | en |
dc.subject | correlated double sampling | en |
dc.subject | TDC | en |
dc.subject | Subharmonic | en |
dc.subject | PLL | en |
dc.subject | PILO | en |
dc.subject | GRO | en |
dc.title | A low jitter programmable clock multiplier based on a pulse injection-locked oscillator with a highly-digital tuning loop | en |
dc.type | Article | en |
dc.identifier.citation | Helal, B.M. et al. “A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop.” Solid-State Circuits, IEEE Journal of 44.5 (2009): 1391-1400. © 2009 IEEE | en |
dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | |
dc.contributor.approver | Perrott, Michael H. | |
dc.contributor.mitauthor | Perrott, Michael H. | |
dc.contributor.mitauthor | Johnson, Kerwin | |
dc.contributor.mitauthor | Hsu, Chun-Ming | |
dc.contributor.mitauthor | Helal, Belal M. | |
dc.relation.journal | IEEE Journal of Solid-State Circuits | en |
dc.eprint.version | Final published version | en |
dc.type.uri | http://purl.org/eprint/type/JournalArticle | en |
eprint.status | http://purl.org/eprint/status/PeerReviewed | en |
dspace.orderedauthors | Helal, Belal M.; Hsu, Chun-Ming; Johnson, Kerwin; Perrott, Michael H. | en |
mit.license | PUBLISHER_POLICY | en |
mit.metadata.status | Complete | |