Show simple item record

dc.contributor.authorHashemi, Pouya
dc.contributor.authorTeherani, James T.
dc.contributor.authorHoyt, Judy L.
dc.date.accessioned2012-07-30T12:40:12Z
dc.date.available2012-07-30T12:40:12Z
dc.date.issued2011-01
dc.date.submitted2010-12
dc.identifier.isbn978-1-4424-7418-5
dc.identifier.ismn978-1-4244-7419-6
dc.identifier.urihttp://hdl.handle.net/1721.1/71882
dc.description.abstractA detailed study of hole mobility is presented for gate-all-around Si nanowire p-MOSFETs with conformal high-κ/MG and various high-temperature hydrogen annealing processes. Hole mobility enhancement relative to planar SOI devices and universal (100) is observed for 15 nm-diameter circular Si nanowires, due to an optimized anneal process which smoothes and reshapes the suspended nanowires. Increasing hole mobility is experimentally observed with decreasing nanowire width down to 12 nm. The measured inversion capacitance-voltage characteristics are in excellent agreement with quantum mechanical simulations. In addition, a method to extract areal inversion charge density in Si nanowires is introduced and its impact on the mobility of Si nanowires with various shapes is explored.en_US
dc.description.sponsorshipSemiconductor Research Corporation. Center for Materials, Structures and Devicesen_US
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)en_US
dc.relation.isversionofhttp://dx.doi.org/ 10.1109/IEDM.2010.5703477en_US
dc.rightsArticle is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.en_US
dc.sourceIEEEen_US
dc.titleInvestigation of hole mobility in gate-all-around Si nanowire p-MOSFETs with high-k/metal-gate: Effects of hydrogen thermal annealing and nanowire shapeen_US
dc.typeArticleen_US
dc.identifier.citationHashemi, Pouya, James T. Teherani, and Judy L. Hoyt. “Investigation of Hole Mobility in Gate-all-around Si Nanowire p-MOSFETs with high-к/metal-gate: Effects of Hydrogen Thermal Annealing and Nanowire Shape.” IEEE, 2010. 34.5.1–34.5.4. © Copyright 2010 IEEEen_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.departmentMassachusetts Institute of Technology. Microsystems Technology Laboratoriesen_US
dc.contributor.approverHoyt, Judy L.
dc.contributor.mitauthorHashemi, Pouya
dc.contributor.mitauthorTeherani, James T.
dc.contributor.mitauthorHoyt, Judy L.
dc.relation.journal2010 IEEE International Electron Devices Meeting (IEDM)en_US
dc.eprint.versionFinal published versionen_US
dc.type.urihttp://purl.org/eprint/type/ConferencePaperen_US
dspace.orderedauthorsHashemi, Pouya; Teherani, James T.; Hoyt, Judy L.en
dc.identifier.orcidhttps://orcid.org/0000-0002-7778-8073
mit.licensePUBLISHER_POLICYen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record