| dc.contributor.author | Aisopos, Konstantinos | |
| dc.contributor.author | Chen, Chia-Hsin | |
| dc.contributor.author | Peh, Li-Shiuan | |
| dc.date.accessioned | 2012-08-30T18:19:34Z | |
| dc.date.available | 2012-08-30T18:19:34Z | |
| dc.date.issued | 2011-06 | |
| dc.identifier.isbn | 978-1-4503-0636-2 | |
| dc.identifier.uri | http://hdl.handle.net/1721.1/72480 | |
| dc.description.abstract | Process Variation (PV) is increasingly threatening the reliability of Networks-on-Chips. Thus, various resilient router designs have been recently proposed and evaluated. However, these evaluations assume random fault distributions, which result in 52%--81% inaccuracy. We propose an accurate circuit-level fault-modeling tool, which can be plugged into any system-level NoC simulator, quantify the system-level impact of PV-induced faults at runtime, pinpoint fault-prone router components that should be protected, and accurately evaluate alternative resilient multi-core designs. | en_US |
| dc.description.sponsorship | GigaScale Systems Research Center | en_US |
| dc.description.sponsorship | Focus Center Research Program. Focus Center for Circuit & System Solutions. Semiconductor Research Corporation. Interconnect Focus Center | en_US |
| dc.language.iso | en_US | |
| dc.publisher | Association for Computing Machinery (ACM) | en_US |
| dc.relation.isversionof | http://dx.doi.org/10.1145/2024724.2024931 | en_US |
| dc.rights | Creative Commons Attribution-Noncommercial-Share Alike 3.0 | en_US |
| dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/3.0/ | en_US |
| dc.source | MIT web domain | en_US |
| dc.title | Enabling System-Level Modeling of Variation-Induced Faults in Networks-on-Chip | en_US |
| dc.type | Article | en_US |
| dc.identifier.citation | Konstantinos Aisopos, Chia-Hsin Chen, and Li-Shiuan Peh. 2011. Enabling system-level modeling of variation-induced faults in networks-on-chips. In Proceedings of the 48th Design Automation Conference (DAC '11). ACM, New York, NY, USA, 930-935. | en_US |
| dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | en_US |
| dc.contributor.approver | Peh, Li-Shiuan | |
| dc.contributor.mitauthor | Aisopos, Konstanti | |
| dc.contributor.mitauthor | Chen, Chia-Hsin | |
| dc.contributor.mitauthor | Peh, Li-Shiuan | |
| dc.relation.journal | Proceedings of the 48th Design Automation Conference (DAC '11) | en_US |
| dc.eprint.version | Author's final manuscript | en_US |
| dc.type.uri | http://purl.org/eprint/type/ConferencePaper | en_US |
| dspace.orderedauthors | Aisopos, Konstantinos; Chen, Chia-Hsin Owen; Peh, Li-Shiuan | en |
| dc.identifier.orcid | https://orcid.org/0000-0001-9010-6519 | |
| dc.identifier.orcid | https://orcid.org/0000-0003-1284-6620 | |
| dspace.mitauthor.error | true | |
| mit.license | OPEN_ACCESS_POLICY | en_US |
| mit.metadata.status | Complete | |