dc.contributor.author | Sagneri, Anthony D. | |
dc.contributor.author | Anderson, David I. | |
dc.contributor.author | Perreault, David J. | |
dc.date.accessioned | 2014-10-02T17:24:29Z | |
dc.date.available | 2014-10-02T17:24:29Z | |
dc.date.issued | 2013-07 | |
dc.date.submitted | 2012-07 | |
dc.identifier.issn | 0885-8993 | |
dc.identifier.issn | 1941-0107 | |
dc.identifier.uri | http://hdl.handle.net/1721.1/90546 | |
dc.description.abstract | This paper presents a method to optimize integrated lateral double-diffused MOSFET transistors for use in very high frequency (VHF, 30-300 MHz) dc-dc converters. A transistor model valid at VHF switching frequencies is developed. Device parameters are related to layout geometry and the resulting layout versus loss tradeoffs are illustrated. A method of finding an optimal layout for a given converter application is developed and experimentally verified in a 50-MHz converter, resulting in a 54% reduction in power loss over a hand-optimized device. It is further demonstrated that hot-carrier limits on device safe operating area may be relaxed under soft switching, yielding significant further loss reduction. A device fabricated with 3-μm gate length in 20-V design rules is validated at 35 V, offering reduced parasitic resistance and capacitance, as compared to the 5.5-μm device. Compared to the original design, loss is up to 75% lower in the example application. | en_US |
dc.language.iso | en_US | |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | en_US |
dc.relation.isversionof | http://dx.doi.org/10.1109/TPEL.2012.2222048 | en_US |
dc.rights | Creative Commons Attribution-Noncommercial-Share Alike | en_US |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/4.0/ | en_US |
dc.source | MIT web domain | en_US |
dc.title | Optimization of Integrated Transistors for Very High Frequency DC-DC Converters | en_US |
dc.type | Article | en_US |
dc.identifier.citation | Sagneri, Anthony D., David I. Anderson, and David J. Perreault. “Optimization of Integrated Transistors for Very High Frequency DC-DC Converters.” IEEE Trans. Power Electron. 28, no. 7 (July 2013): 3614–3626. | en_US |
dc.contributor.department | Massachusetts Institute of Technology. Laboratory for Electromagnetic and Electronic Systems | en_US |
dc.contributor.department | Massachusetts Institute of Technology. School of Engineering | en_US |
dc.contributor.mitauthor | Perreault, David J. | en_US |
dc.relation.journal | IEEE Transactions on Power Electronics | en_US |
dc.eprint.version | Author's final manuscript | en_US |
dc.type.uri | http://purl.org/eprint/type/JournalArticle | en_US |
eprint.status | http://purl.org/eprint/status/PeerReviewed | en_US |
dspace.orderedauthors | Sagneri, Anthony D.; Anderson, David I.; Perreault, David J. | en_US |
dc.identifier.orcid | https://orcid.org/0000-0002-0746-6191 | |
mit.license | OPEN_ACCESS_POLICY | en_US |
mit.metadata.status | Complete | |