Show simple item record

dc.contributor.authorPark, Sunghyun
dc.contributor.authorKrishna, Tushar
dc.contributor.authorSubramanian, Suvinay
dc.contributor.authorChandrakasan, Anantha P.
dc.contributor.authorPeh, Li-Shiuan
dc.contributor.authorChen, Chia-Hsin
dc.date.accessioned2015-01-30T18:51:45Z
dc.date.available2015-01-30T18:51:45Z
dc.date.issued2013-03
dc.identifier.isbn9781467350716
dc.identifier.issn1530-1591
dc.identifier.urihttp://hdl.handle.net/1721.1/93236
dc.description.abstractAs technology scales, SoCs are increasing in core counts, leading to the need for scalable NoCs to interconnect the multiple cores on the chip. Given aggressive SoC design targets, NoCs have to deliver low latency, high bandwidth, at low power and area overheads. In this paper, we propose Single-cycle Multi-hop Asynchronous Repeated Traversal (SMART) NoC, a NoC that reconfigures and tailors a generic mesh topology for SoC applications at runtime. The heart of our SMART NoC is a novel low-swing clockless repeated link circuit embedded within the router crossbars, that allows packets to potentially bypass all the way from source to destination core within a single clock cycle, without being latched at any intermediate router. Our clockless repeater link has been proven in silicon in 45nm SOI. Results show that at 2GHz, we can traverse 8mm within a single cycle, i.e. 8 hops with 1mm cores. We implement the SMART NoC to layout and show that SMART NoC gives 60% latency savings, and 2.2X power savings compared to a baseline mesh NoC.en_US
dc.description.sponsorshipUnited States. Defense Advanced Research Projects Agency. The Ubiquitous High-Performance Computing Programen_US
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)en_US
dc.relation.isversionofhttp://dx.doi.org/10.7873/DATE.2013.080en_US
dc.rightsCreative Commons Attribution-Noncommercial-Share Alikeen_US
dc.rights.urihttp://creativecommons.org/licenses/by-nc-sa/4.0/en_US
dc.sourceChandrakasanen_US
dc.titleSMART: A Single-Cycle Reconfigurable NoC for SoC Applicationsen_US
dc.typeArticleen_US
dc.identifier.citationChen, Chia-Hsin Owen, Sunghyun Park, Tushar Krishna, Suvinay Subramanian, Anantha P. Chandrakasan, and Li-Shiuan Peh. “SMART: A Single-Cycle Reconfigurable NoC for SoC Applications.” 2013 Design, Automation & Test in Europe Conference & Exhibition (DATE) (2013).en_US
dc.contributor.departmentMassachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratoryen_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.approverChandrakasan, Anantha P.en_US
dc.contributor.mitauthorPark, Sunghyunen_US
dc.contributor.mitauthorKrishna, Tusharen_US
dc.contributor.mitauthorSubramanian, Suvinayen_US
dc.contributor.mitauthorChandrakasan, Anantha P.en_US
dc.contributor.mitauthorPeh, Li-Shiuanen_US
dc.contributor.mitauthorChen, Chia-Hsinen_US
dc.relation.journalProceedings of the 2013 Design, Automation & Test in Europe Conference & Exhibition (DATE)en_US
dc.eprint.versionAuthor's final manuscripten_US
dc.type.urihttp://purl.org/eprint/type/ConferencePaperen_US
eprint.statushttp://purl.org/eprint/status/NonPeerRevieweden_US
dspace.orderedauthorsChen, Chia-Hsin Owen; Park, Sunghyun; Krishna, Tushar; Subramanian, Suvinay; Chandrakasan, Anantha P.; Peh, Li-Shiuanen_US
dc.identifier.orcidhttps://orcid.org/0000-0001-9010-6519
dc.identifier.orcidhttps://orcid.org/0000-0001-7701-8303
dc.identifier.orcidhttps://orcid.org/0000-0002-5977-2748
dc.identifier.orcidhttps://orcid.org/0000-0003-1284-6620
mit.licenseOPEN_ACCESS_POLICYen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record