MIT Libraries logoDSpace@MIT

MIT
View Item 
  • DSpace@MIT Home
  • MIT Open Access Articles
  • MIT Open Access Articles
  • View Item
  • DSpace@MIT Home
  • MIT Open Access Articles
  • MIT Open Access Articles
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Deep sub-micron stud-via technology for superconductor VLSI circuits

Author(s)
Tolpygo, Sergey K.; Bolkhovsky, Vladimir; Weir, Terence J.; Johnson, Leonard M.; Oliver, William D; Gouker, Mark A.; ... Show more Show less
Thumbnail
DownloadPublished version (1.565Mb)
Publisher with Creative Commons License

Publisher with Creative Commons License

Creative Commons Attribution

Terms of use
Creative Commons Attribution 3.0 unported license https://creativecommons.org/licenses/by/3.0/
Metadata
Show full item record
Abstract
A fabrication process has been developed for fully planarized Nb-based superconducting inter-layer connections (vias) with minimum size down to 250 nm for superconductor very large scale integrated (VLSI) circuits with 8 and 10 superconducting layers on 200-mm wafers. Instead of single Nb wiring layers, it utilizes Nb/Al/Nb trilayers for each wiring layer to form Nb pillars (studs) providing vertical connections between the wires etched in the bottom layer of the trilayer and the next wiring layer that is also deposited as a Nb/Al/Nb trilayer. This technology makes possible a dramatic increase in the density of superconducting digital circuits by reducing the area of interconnects with respect to presently utilized etched contact holes between superconducting layers and by enabling the use of stacked vias. Results on the fabrication and size dependence of electric properties of Nb studs with dimensions near the resolution limit of 248-nm photolithography are presented. Superconducting critical current density in the fabricated stud-vias is about 0.3 A/μm 2 and approaches the depairing current density of Nb films.
Date issued
2014-01
URI
https://hdl.handle.net/1721.1/130513
Department
Lincoln Laboratory
Journal
Journal of Physics: Conference Series
Publisher
IOP Publishing
Citation
Tolpygo, Sergey K. et al. “Deep sub-micron stud-via technology for superconductor VLSI circuits.” Paper in the Journal of Physics: Conference Series, 507, 4, 11th European Conference on Applied Superconductivity (EUCAS2013), Genoa, Italy, 15-19 September 2013, IOP Publishing: 042043 © 2014 The Author(s)
Version: Final published version
ISSN
1742-6596
1742-6588

Collections
  • MIT Open Access Articles

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

Login

Statistics

OA StatisticsStatistics by CountryStatistics by Department
MIT Libraries
PrivacyPermissionsAccessibilityContact us
MIT
Content created by the MIT Libraries, CC BY-NC unless otherwise noted. Notify us about copyright concerns.