Show simple item record

dc.contributor.authorTolpygo, Sergey K.
dc.contributor.authorBolkhovsky, Vladimir
dc.contributor.authorWeir, Terence J.
dc.contributor.authorJohnson, Leonard M.
dc.contributor.authorOliver, William D
dc.contributor.authorGouker, Mark A.
dc.date.accessioned2021-04-23T15:43:28Z
dc.date.available2021-04-23T15:43:28Z
dc.date.issued2014-01
dc.identifier.issn1742-6596
dc.identifier.issn1742-6588
dc.identifier.urihttps://hdl.handle.net/1721.1/130513
dc.description.abstractA fabrication process has been developed for fully planarized Nb-based superconducting inter-layer connections (vias) with minimum size down to 250 nm for superconductor very large scale integrated (VLSI) circuits with 8 and 10 superconducting layers on 200-mm wafers. Instead of single Nb wiring layers, it utilizes Nb/Al/Nb trilayers for each wiring layer to form Nb pillars (studs) providing vertical connections between the wires etched in the bottom layer of the trilayer and the next wiring layer that is also deposited as a Nb/Al/Nb trilayer. This technology makes possible a dramatic increase in the density of superconducting digital circuits by reducing the area of interconnects with respect to presently utilized etched contact holes between superconducting layers and by enabling the use of stacked vias. Results on the fabrication and size dependence of electric properties of Nb studs with dimensions near the resolution limit of 248-nm photolithography are presented. Superconducting critical current density in the fabricated stud-vias is about 0.3 A/μm 2 and approaches the depairing current density of Nb films.en_US
dc.description.sponsorshipUnited States. Air Force (Contract FA8721-05-C-0002)en_US
dc.language.isoen
dc.publisherIOP Publishingen_US
dc.relation.isversionof10.1088/1742-6596/507/4/042043en_US
dc.rightsCreative Commons Attribution 3.0 unported licenseen_US
dc.rights.urihttps://creativecommons.org/licenses/by/3.0/en_US
dc.sourceIOP Publishingen_US
dc.titleDeep sub-micron stud-via technology for superconductor VLSI circuitsen_US
dc.typeArticleen_US
dc.identifier.citationTolpygo, Sergey K. et al. “Deep sub-micron stud-via technology for superconductor VLSI circuits.” Paper in the Journal of Physics: Conference Series, 507, 4, 11th European Conference on Applied Superconductivity (EUCAS2013), Genoa, Italy, 15-19 September 2013, IOP Publishing: 042043 © 2014 The Author(s)en_US
dc.contributor.departmentLincoln Laboratoryen_US
dc.relation.journalJournal of Physics: Conference Seriesen_US
dc.eprint.versionFinal published versionen_US
dc.type.urihttp://purl.org/eprint/type/JournalArticleen_US
eprint.statushttp://purl.org/eprint/status/PeerRevieweden_US
dc.date.updated2021-04-05T15:38:48Z
dspace.orderedauthorsTolpygo, SK; Bolkhovsky, V; Weir, T; Johnson, LM; Oliver, WD; Gouker, MAen_US
dspace.date.submission2021-04-05T15:38:49Z
mit.journal.volume507en_US
mit.journal.issue4en_US
mit.licensePUBLISHER_CC
mit.metadata.statusAuthority Work and Publication Information Needed


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record