Fault Tolerance in Packet Communication Computer Archiectures
Author(s)
Leung, Clement Kin ChoAbstract
It is attractive to implement a large scale parallel processing system as a self-timed hardware system with decentralized control and to improve maintainability and availability in such a system through fault tolerance. In this thesis we show how to tolerate hardware failures in a self-timed hardware system with a packet communication architecture, designed to execute parallel programs organized by data flow concepts.
Date issued
1980-12Series/Report no.
MIT-LCS-TR-250