Show simple item record

dc.contributor.authorBhatt, Sandeep N.en_US
dc.contributor.authorLeighton, Frank Thomsonen_US
dc.date.accessioned2023-03-29T15:09:51Z
dc.date.available2023-03-29T15:09:51Z
dc.date.issued1983-10
dc.identifier.urihttps://hdl.handle.net/1721.1/149581
dc.description.abstractThis paper introduces a new divide-and-conquer framework for VLSI graph layout. Universally close upper and lower bounds are obtained for important cost functions such as layout area and propagation delay. The framework is also effectively used to design regular and configuration layouts, to assemble large networks of processors using restructurable chips, and to configure networks around faulty processors. it is also shown how good graph partitioning heuristics may be used to develop a provably good layout strategy.en_US
dc.relation.ispartofseriesMIT-LCS-TR-305
dc.titleA Framework for Solving VSLI Graph Layout Problemsen_US
dc.identifier.oclc11325538


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record