A Framework for Solving VSLI Graph Layout Problems
dc.contributor.author | Bhatt, Sandeep N. | en_US |
dc.contributor.author | Leighton, Frank Thomson | en_US |
dc.date.accessioned | 2023-03-29T15:09:51Z | |
dc.date.available | 2023-03-29T15:09:51Z | |
dc.date.issued | 1983-10 | |
dc.identifier.uri | https://hdl.handle.net/1721.1/149581 | |
dc.description.abstract | This paper introduces a new divide-and-conquer framework for VLSI graph layout. Universally close upper and lower bounds are obtained for important cost functions such as layout area and propagation delay. The framework is also effectively used to design regular and configuration layouts, to assemble large networks of processors using restructurable chips, and to configure networks around faulty processors. it is also shown how good graph partitioning heuristics may be used to develop a provably good layout strategy. | en_US |
dc.relation.ispartofseries | MIT-LCS-TR-305 | |
dc.title | A Framework for Solving VSLI Graph Layout Problems | en_US |
dc.identifier.oclc | 11325538 |