Logic Simulation of a Multiprocessor
dc.contributor.author | Bradley, Elizabeth | en_US |
dc.date.accessioned | 2023-03-29T15:14:18Z | |
dc.date.available | 2023-03-29T15:14:18Z | |
dc.date.issued | 1986-10 | |
dc.identifier.uri | https://hdl.handle.net/1721.1/149646 | |
dc.description.abstract | The performance of circuit simulators running on SISD computers is fundamentally limited by the Von Neumann bottleneck. Multiprocessors do not share this limitation. The task of solving the equations for the many parallel signal paths found in most circuits lends itself readily to concurrent computation. for both of these reasons, parallel processing is a highly promising approach to circuit simulation. This thesis explores several facets of this problem. | en_US |
dc.relation.ispartofseries | MIT-LCS-TR-380 | |
dc.title | Logic Simulation of a Multiprocessor | en_US |
dc.identifier.oclc | 16953501 |