Show simple item record

dc.contributor.authorBradley, Elizabethen_US
dc.date.accessioned2023-03-29T15:14:18Z
dc.date.available2023-03-29T15:14:18Z
dc.date.issued1986-10
dc.identifier.urihttps://hdl.handle.net/1721.1/149646
dc.description.abstractThe performance of circuit simulators running on SISD computers is fundamentally limited by the Von Neumann bottleneck. Multiprocessors do not share this limitation. The task of solving the equations for the many parallel signal paths found in most circuits lends itself readily to concurrent computation. for both of these reasons, parallel processing is a highly promising approach to circuit simulation. This thesis explores several facets of this problem.en_US
dc.relation.ispartofseriesMIT-LCS-TR-380
dc.titleLogic Simulation of a Multiprocessoren_US
dc.identifier.oclc16953501


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record