Virtual Wires: Overcoming Pin Limitations in FPGA-based Logic Emulation
Author(s)
Babb, Jonathan WilliamAbstract
Existing FPGA-based logic emulators are limited by inter-chip communication bandwidth, resulting in low gate utilization (10 to 20 percent of usable gates). This resource imbalance increases the number of chips needed to emulate a particular logic design and thereby decreases emulation speed, since signals must cross more chip boundaries.
Date issued
1993-11Series/Report no.
MIT-LCS-TR-586