Show simple item record

dc.contributor.authorRyu, Kevin K.
dc.contributor.authorNausieda, Ivan A.
dc.contributor.authorHe, David Da
dc.contributor.authorAkinwande, Akintunde Ibitayo
dc.contributor.authorBulovic, Vladimir
dc.contributor.authorSodini, Charles G.
dc.date.accessioned2011-04-08T20:26:50Z
dc.date.available2011-04-08T20:26:50Z
dc.date.issued2010-04
dc.date.submitted2009-10
dc.identifier.issn0018-9383
dc.identifier.otherINSPEC Accession Number: 11256607
dc.identifier.urihttp://hdl.handle.net/1721.1/62183
dc.description.abstractThe effects of bias stress in integrated pentacene organic transistors are studied and modeled for different stress conditions. It is found that the effects of bias stress can be expressed in terms of the shift in applied gate voltage [DELTA]V for a given current. An empirical equation describing [DELTA]V in terms of different gate and drain bias stress measurements and stress times is presented and verified. In the measured devices, [DELTA]V saturates at 14 V, independent of the gate bias-stress condition. A model based on carrier trapping rate equation that accounts for this [DELTA]V saturation is developed. The model suggests that the [DELTA]V saturation is due to the small density of traps compared to the channel carrier density.en_US
dc.description.sponsorshipSemiconductor Research Corporation. Focus Center Research Program (Contract 2003-CT-888)en_US
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineersen_US
dc.relation.isversionofhttp://dx.doi.org/10.1109/ted.2010.2044282en_US
dc.rightsArticle is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.en_US
dc.sourceIEEEen_US
dc.titleBias-Stress Effect in Pentacene Organic Thin-Film Transistorsen_US
dc.typeArticleen_US
dc.identifier.citationRyu, K.K. et al. “Bias-Stress Effect in Pentacene Organic Thin-Film Transistors.” Electron Devices, IEEE Transactions On 57.5 (2010) : 1003-1008. ©2010 IEEE.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.departmentMassachusetts Institute of Technology. Microsystems Technology Laboratoriesen_US
dc.contributor.approverBulovic, Vladimir
dc.contributor.mitauthorBulovic, Vladimir
dc.contributor.mitauthorRyu, Kevin K.
dc.contributor.mitauthorNausieda, Ivan A.
dc.contributor.mitauthorHe, David Da
dc.contributor.mitauthorAkinwande, Akintunde Ibitayo
dc.contributor.mitauthorSodini, Charles G.
dc.relation.journalIEEE Transactions on Electron Devicesen_US
dc.eprint.versionFinal published versionen_US
dc.type.urihttp://purl.org/eprint/type/JournalArticleen_US
eprint.statushttp://purl.org/eprint/status/PeerRevieweden_US
dspace.orderedauthorsRyu, Kevin Kyungbum; Nausieda, Ivan; He, David Da; Akinwande, Akintunde Ibitayo; Bulovic, Vladimir; Sodini, Charles G.en
dc.identifier.orcidhttps://orcid.org/0000-0003-3001-9223
dc.identifier.orcidhttps://orcid.org/0000-0002-0960-2580
dc.identifier.orcidhttps://orcid.org/0000-0002-0413-8774
mit.licensePUBLISHER_POLICYen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record