Floorplacement for Partial Reconfigurable FPGA-Based Systems
Author(s)
Montone, A.; Santambrogio, Marco Domenico; Redaelli, F.; Sciuto, D.
DownloadMontone-2011-Floorplacement for Partial Reconfigurable FPGA-Based Systems.pdf (825.2Kb)
PUBLISHER_CC
Publisher with Creative Commons License
Creative Commons Attribution
Terms of use
Metadata
Show full item recordAbstract
We presented a resource- and configuration-aware floorplacement framework, tailored for Xilinx Virtex 4 and 5 FPGAs, using
an objective function based on external wirelength. Our work aims at identifying groups of Reconfigurable Functional Units that
are likely to be configured in the same chip area, identifying these areas based on resource requirements, device capabilities,
and wirelength. Task graphs with few externally connected RRs lead to the biggest decrease, while external wirelength in task
graphs with many externally connected RRs show lower improvement. The proposed approach results, as also demonstrated in
the experimental results section, in a shorter external wirelength (an average reduction of 50%) with respect to purely area-driven
approaches and a highly increased probability of reuse of existing links (90% reduction can be obtained in the best case).
Date issued
2011Department
Massachusetts Institute of Technology. Computer Science and Artificial Intelligence LaboratoryJournal
International Journal of Reconfigurable Computing
Publisher
Hindawi
Citation
Montone, A. et al. “Floorplacement for Partial Reconfigurable FPGA-Based Systems.” International Journal of Reconfigurable Computing 2011 (2011) : 1-12. Copyright © 2011 A. Montone et al.
Version: Final published version
ISSN
1687-7209
1687-7195