Show simple item record

dc.contributor.authorMontone, A.
dc.contributor.authorSantambrogio, Marco Domenico
dc.contributor.authorRedaelli, F.
dc.contributor.authorSciuto, D.
dc.date.accessioned2011-08-31T15:51:37Z
dc.date.available2011-08-31T15:51:37Z
dc.date.issued2011
dc.date.submitted2010-08
dc.identifier.issn1687-7209
dc.identifier.issn1687-7195
dc.identifier.urihttp://hdl.handle.net/1721.1/65567
dc.description.abstractWe presented a resource- and configuration-aware floorplacement framework, tailored for Xilinx Virtex 4 and 5 FPGAs, using an objective function based on external wirelength. Our work aims at identifying groups of Reconfigurable Functional Units that are likely to be configured in the same chip area, identifying these areas based on resource requirements, device capabilities, and wirelength. Task graphs with few externally connected RRs lead to the biggest decrease, while external wirelength in task graphs with many externally connected RRs show lower improvement. The proposed approach results, as also demonstrated in the experimental results section, in a shorter external wirelength (an average reduction of 50%) with respect to purely area-driven approaches and a highly increased probability of reuse of existing links (90% reduction can be obtained in the best case).en_US
dc.language.isoen_US
dc.publisherHindawien_US
dc.relation.isversionofhttp://dx.doi.org/10.1155/2011/483681en_US
dc.rightsCreative Commons Attributionen_US
dc.rights.urihttp://creativecommons.org/licenses/by/2.0/en_US
dc.sourceHindawien_US
dc.titleFloorplacement for Partial Reconfigurable FPGA-Based Systemsen_US
dc.typeArticleen_US
dc.identifier.citationMontone, A. et al. “Floorplacement for Partial Reconfigurable FPGA-Based Systems.” International Journal of Reconfigurable Computing 2011 (2011) : 1-12. Copyright © 2011 A. Montone et al.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Computer Science and Artificial Intelligence Laboratoryen_US
dc.contributor.approverSantambrogio, Marco Domenico
dc.contributor.mitauthorSantambrogio, Marco Domenico
dc.relation.journalInternational Journal of Reconfigurable Computingen_US
dc.eprint.versionFinal published versionen_US
dc.type.urihttp://purl.org/eprint/type/JournalArticleen_US
eprint.statushttp://purl.org/eprint/status/PeerRevieweden_US
dspace.orderedauthorsMontone, A.; Santambrogio, M. D.; Redaelli, F.; Sciuto, D.en
mit.licensePUBLISHER_CCen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record