Show simple item record

dc.contributor.authorPark, Sunghyun
dc.contributor.authorKrishna, Tushar
dc.contributor.authorChen, Chia-Hsin
dc.contributor.authorDaya, Bhavya Kishor
dc.contributor.authorChandrakasan, Anantha P.
dc.contributor.authorPeh, Li-Shiuan
dc.date.accessioned2012-08-30T17:15:02Z
dc.date.available2012-08-30T17:15:02Z
dc.date.issued2012-06
dc.identifier.isbn978-1-4503-1199-1
dc.identifier.urihttp://hdl.handle.net/1721.1/72477
dc.description.abstractIn this paper, we present a case study of our chip prototype of a 16-node 4x4 mesh NoC fabricated in 45nm SOI CMOS that aims to simultaneously optimize energy-latency-throughput for unicasts, multicasts and broadcasts. We first define and analyze the theoretical limits of a mesh NoC in latency, throughput and energy, then describe how we approach these limits through a combination of microarchitecture and circuit techniques. Our 1.1V 1GHz NoC chip achieves 1-cycle router-and-link latency at each hop and energy-efficient router-level multicast support, delivering 892Gb/s (87.1% of the theoretical bandwidth limit) at 531.4mW for a mixed traffic of unicasts and broadcasts. Through this fabrication, we derive insights that help guide our research, and we believe, will also be useful to the NoC and multicore research community.en_US
dc.language.isoen_US
dc.publisherAssociation for Computing Machinery (ACM)en_US
dc.relation.isversionofhttp://dx.doi.org/10.1145/2228360.2228431en_US
dc.rightsCreative Commons Attribution-Noncommercial-Share Alike 3.0en_US
dc.rights.urihttp://creativecommons.org/licenses/by-nc-sa/3.0/en_US
dc.sourceMIT web domainen_US
dc.titleApproaching the theoretical limits of a mesh NoC with a 16-node chip prototype in 45nm SOIen_US
dc.typeArticleen_US
dc.identifier.citationSunghyun Park, Tushar Krishna, Chia-Hsin Chen, Bhavya Daya, Anantha Chandrakasan, and Li-Shiuan Peh. 2012. Approaching the theoretical limits of a mesh NoC with a 16-node chip prototype in 45nm SOI. In Proceedings of the 49th Annual Design Automation Conference (DAC '12). ACM, New York, NY, USA, 398-405.en_US
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.approverPeh, Li-Shiuan
dc.contributor.mitauthorPark, Sunghyun
dc.contributor.mitauthorKrishna, Tushar
dc.contributor.mitauthorChen, Chia-Hsin
dc.contributor.mitauthorDaya, Bhavya Kishor
dc.contributor.mitauthorChandrakasan, Anantha P.
dc.contributor.mitauthorPeh, Li-Shiuan
dc.relation.journalProceedings of the 49th Annual Design Automation Conference (DAC '12)en_US
dc.eprint.versionAuthor's final manuscripten_US
dc.type.urihttp://purl.org/eprint/type/ConferencePaperen_US
dspace.orderedauthorsPark, Sunghyun; Krishna, Tushar; Chen, Chia-Hsin; Daya, Bhavya; Chandrakasan, Anantha; Peh, Li-Shiuanen
dc.identifier.orcidhttps://orcid.org/0000-0001-9010-6519
dc.identifier.orcidhttps://orcid.org/0000-0002-3383-1535
dc.identifier.orcidhttps://orcid.org/0000-0002-5977-2748
dc.identifier.orcidhttps://orcid.org/0000-0003-1284-6620
mit.licenseOPEN_ACCESS_POLICYen_US
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record