Show simple item record

dc.contributor.advisorDennis, Jack B.en_US
dc.contributor.authorSmith, Donald Leighen_US
dc.date.accessioned2023-03-29T14:52:06Z
dc.date.available2023-03-29T14:52:06Z
dc.date.issued1966-08
dc.identifier.urihttps://hdl.handle.net/1721.1/149353
dc.description.abstractA digital logic simulation system is proposed for design verification. Logic to be simulated is specified with a high level register transfer design language, and the simulation system operates on-line on a large time-shared computer. The problem of selecting adequate circuit and signal models for this purpose is considered. models are proposed with sufficient timing detail to allow the simulation system to detect timing errors which currently are found by manual checking or prototype.en_US
dc.relation.ispartofseriesMIT-LCS-TR-031
dc.relation.ispartofseriesMAC-TR-031
dc.titleModels and Data Structures for Digital Logic Simulationen_US
dc.identifier.oclc08083158


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record